...
首页> 外文期刊>Chinese Journal of Electronics >An Encoder with Speed over 40Gbps for RC LDPC Codes with Rates Up to 0.96
【24h】

An Encoder with Speed over 40Gbps for RC LDPC Codes with Rates Up to 0.96

机译:速率超过0.96的RC LDPC码的速度超过40Gbps的编码器

获取原文
获取原文并翻译 | 示例
           

摘要

We propose a class of Rate-compatible (RC) Low-density parity-check (LDPC) codes with a very wide range of code rates. To widen the range of rates, we have developed an optimal transmission scheme to push the upper bound of code rates to 0.96. Characterized by a parity check matrix in a dual diagonal form, the proposed RC LDPC code can be encoded in linear time. Constructed from shifted identity sub-matrices, the proposed codes are particularly well-suited for the high-speed implementation of parallel encoders. Furthermore, the encoder can be implemented efficiently with several left circular shifters and XOR gates. To maximize the encoding speed, we have proposed a q-parallel encoder architecture, where q is the size of each sub-matrix. The implementation results into Field programmable gate array (FPGA) devices indicate that a 72-parallel encoder for the proposed RC LDPC code with a code rate from 0.5 to 0.96 is capable of reaching a speed of 42 Gigabits per second (Gbps) using a clock frequency of 300MHz.
机译:我们提出了一类速率兼容(RC)的低密度奇偶校验(LDPC)码,其码率范围非常广。为了扩大速率范围,我们开发了一种最佳传输方案,将码率上限提高到0.96。提出的RC LDPC码以双对角线形式的奇偶校验矩阵为特征,可以在线性时间内进行编码。从移位的身份子矩阵构造而成,建议的代码特别适合于并行编码器的高速实现。此外,可以通过几个左圆移位器和XOR门有效地实现编码器。为了最大化编码速度,我们提出了一种q并行编码器体系结构,其中q是每个子矩阵的大小。现场可编程门阵列(FPGA)器件的实现结果表明,用于建议的RC LDPC码的72并行编码器的码率范围为0.5至0.96,能够使用时钟达到每秒42吉比特(Gbps)的速度频率为300MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号