...
首页> 外文期刊>Electrical and Computer Engineering, Canadian Journal of >High-performance, low-power architecture for scalable radix 2 montgomery modular multiplication algorithm
【24h】

High-performance, low-power architecture for scalable radix 2 montgomery modular multiplication algorithm

机译:高性能,低功耗架构,可扩展基数2 Montgomery模块化乘法算法

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new processor array architecture for scalable radix 2 Montgomery modular multiplication algorithm. In this architecture, the multiplicand and the modulus words are allocated to each processing element rather than pipelined between the processing elements as in the previous architecture extracted by C. Koc. Also, the multiplier bits are fed serially to the first processing element of the processor array every odd clock cycle. By analyzing this architecture, we found that it has a better performanceߝin terms of area and speedߝand lower power consumption than the previous architecture extracted by C. Koc.
机译:本文提出了一种用于可扩展基数2 Montgomery模块化乘法算法的新处理器阵列架构。在这种体系结构中,被乘数和模量字分配给每个处理元素,而不是像C. Koc提取的先前体系结构那样在处理元素之间进行流水线处理。而且,每个奇数时钟周期,乘法器位被串行地馈送到处理器阵列的第一处理元件。通过分析该体系结构,我们发现它在面积和速度方面都具有更好的性能,并且比C. Koc提取的先前体系结构具有更低的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号