首页> 外文期刊>Canadian journal of electrical and computer engineering >A Simple and Fast Solution for Fault Simulation Using Approximate Parallel Critical Path Tracing
【24h】

A Simple and Fast Solution for Fault Simulation Using Approximate Parallel Critical Path Tracing

机译:使用近似并行关键路径跟踪的故障模拟简单快速的解决方案

获取原文
获取原文并翻译 | 示例
           

摘要

Due to the growing complexity of today's digital circuits, the speed of fault simulation has become increasingly important. Although critical path tracing (CPT) is faster than conventional methods, it is not fast enough for fault simulation of complex circuits with a large number of faults and tests. Exact stem analysis is the most important obstacle in accelerating the CPT method. The simplification of stem analysis eliminates time-consuming computations and makes the CPT method more parallelizable. An approximate and bit-parallel CPT algorithm is proposed for ultrafast fault simulation for both stuck-at-fault (SAF) and transition delay fault (TDF) models. Time linearity, speedup, and accuracy of the proposed algorithm are examined and evaluated using ISCAS85, ISCAS89, and ITC99 benchmark circuits. In order to assess the accuracy, the false-positive and false-negative detection of faults are counted for each benchmark circuit. The experimental results reveal considerable speedup as well as acceptable accuracy of the proposed approach in comparison with the traditional methods and commercial fault simulators.
机译:由于当今数字电路的复杂性日益增长,故障模拟的速度变得越来越重要。虽然关键路径跟踪(CPT)比传统方法更快,但对于具有大量故障和测试的复电路故障模拟是不够的。精确的茎分析是加速CPT方法中最重要的障碍。茎分析的简化消除了耗时的计算,并使CPT方法更加平行化。提出了一种近似且比特并行CPT算法,用于超超速故障模拟,用于陷入困境 - 故障(SAF)和转换延迟故障(TDF)模型。使用ISCAS85,ISCAS89和ITC99基准电路检查和评估所提出的算法的时间线性,加速和准确性。为了评估准确性,针对每个基准电路计数故障的假阳性和假阴性检测。实验结果揭示了与传统方法和商业故障模拟器相比,所提出的方法的相当大的加速以及所提出的方法的可接受准确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号