首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Implementation of phase-mode arithmetic elements for parallel signal processing
【24h】

Implementation of phase-mode arithmetic elements for parallel signal processing

机译:用于并行信号处理的相模算术元件的实现

获取原文
获取原文并翻译 | 示例
           

摘要

We report the preliminary designs and the experimental results of high-speed digital processing elements based on phase-mode logic circuits. The core cell of these elements is a bit-serial adder cell consisting of the ICF gate which is the basic gate of phase-mode logic. Our main target is the application of the logic circuits to Digital Signal Processing. The basic arithmetic operations of DSP are a multiplication and an addition. Basic concept of the phase-mode pipelined parallel multiplier has been proposed previously. We design a 2 × 2 AND array block and a 2-bit ripple-carry adder for the primitive parallel pipelined multiplier and also a 2-bit subtractor with a pipelined structure. These processing elements have been fabricated using NEC standard 2.5 kA/cm2 Nb/AlOx/Nb process. The low-speed test results of these elements show correct operations. Numerical simulations show that a carry save adder (a 2-bit ripple carry adder) can operate over 10 GHz. We also discuss the prospects of large-scale SFQ DSP based on Nb junction technology.
机译:我们报告基于相位模式逻辑电路的高速数字处理元件的初步设计和实验结果。这些元件的核心单元是一个位串行加法器单元,由ICF门组成,ICF门是相模逻辑的基本门。我们的主要目标是将逻辑电路应用于数字信号处理。 DSP的基本算术运算是乘法和加法。先前已经提出了相模流水线并行乘法器的基本概念。我们为原始并行流水线乘法器设计了一个2×2 AND阵列块和一个2位脉动进位加法器,以及一个具有流水线结构的2位减法器。这些处理元件是使用NEC标准2.5 kA / cm2 Nb / AlOx / Nb工艺制造的。这些元素的低速测试结果表明操作正确。数值仿真表明,进位保存加法器(2位纹波进位加法器)可以在10 GHz上工作。我们还将讨论基于Nb结技术的大规模SFQ DSP的前景。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号