...
首页> 外文期刊>ACM transactions on sensor networks >Dynamic Edge-coded Protocols for Low-power, Device-to-device Communication
【24h】

Dynamic Edge-coded Protocols for Low-power, Device-to-device Communication

机译:用于低功耗,设备到设备通信的动态边缘编码协议

获取原文
获取原文并翻译 | 示例
           

摘要

Clock and Data Recovery (CDR) has been a foundational receiver component in serial communications. Yet this component is known to add significant design complexity to the receiver and to consume significant resources in area and power. In the resource-limited world of constrained IoT nodes, the need of including CDR in the communication link is being re-assessed and new techniques for achieving reliable serial transmission without CDR have been emerging. These new techniques are distinguished by their use of transition edges rather than bit times for coding and detection. This article presents the design, implementation, and testing of a novel CDR-less transmission protocol that achieves significant improvements in data rate, reliability, packet security, and power efficiency with respect to state-of-the-art CDR-less techniques. The new protocol further tolerates significant jitters and clock discrepancies between transmitter and receiver. An FPGA and an ASIC (65 nm technology) implementation of the protocol have shown it to consume around 19 mu W of power at a clock rate of 25 MHz, and to have a small footprint with a gate count of approximately 2,098 gates. In particular, the new protocol reduces area by more than 87% and power by more than 78% in comparison with CDR-based serial bit transfer protocols. Furthermore, the new protocol is shown to be versatile in its applications to available communication media, including wired, wireless, infrared, and human-body channels, under a variety of digital modulation schemes.
机译:时钟和数据恢复(CDR)是串行通信中的基础接收器组件。然而,已知该组件为接收器增加了显着的设计复杂性,并消耗了区域和电力的显着资源。在受限区域的资源有限的世界中,正在重新评估通信链路中包括CDR的需求,并且在没有CDR的情况下实现可靠​​的串行传输的新技术已经出现。这些新技术通过他们使用过渡边缘而不是用于编码和检测的比特时间来区分。本文介绍了一种新型CDR减少传输协议的设计,实施和测试,该协议实现了数据速率,可靠性,分组安全性和功率效率的显着提高,以及最先进的CDR的技术。新协议进一步容忍发射器和接收器之间的显着抖动和时钟差异。协议的FPGA和ASIC(65nm技术)实现已经示出了以25 MHz的时钟速率消耗大约19μW的功率,并且具有小的占地面积,栅极计数约为2,098个门。特别是,与基于CDR的串行转移协议相比,新协议将面积超过87%和功率超过78%。此外,新的协议被证明在其应用中是可用的通信媒体,包括有线,无线,红外和人体通道的应用,包括各种数字调制方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号