首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >Design of an Ultrasound Transceiver ASIC with a Switching-Artifact Reduction Technique for 3D Carotid Artery Imaging
【2h】

Design of an Ultrasound Transceiver ASIC with a Switching-Artifact Reduction Technique for 3D Carotid Artery Imaging

机译:用3D颈动脉成像的开关伪影减少技术设计超声收发器ASIC

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents an ultrasound transceiver application-specific integrated circuit (ASIC) directly integrated with an array of 12 × 80 piezoelectric transducer elements to enable next-generation ultrasound probes for 3D carotid artery imaging. The ASIC, implemented in a 0.18 µm high-voltage Bipolar-CMOS-DMOS (HV BCD) process, adopted a programmable switch matrix that allowed selected transducer elements in each row to be connected to a transmit and receive channel of an imaging system. This made the probe operate like an electronically translatable linear array, allowing large-aperture matrix arrays to be interfaced with a manageable number of system channels. This paper presents a second-generation ASIC that employed an improved switch design to minimize clock feedthrough and charge-injection effects of high-voltage metal–oxide–semiconductor field-effect transistors (HV MOSFETs), which in the first-generation ASIC caused parasitic transmissions and associated imaging artifacts. The proposed switch controller, implemented with cascaded non-overlapping clock generators, generated control signals with improved timing to mitigate the effects of these non-idealities. Both simulation results and electrical measurements showed a 20 dB reduction of the switching artifacts. In addition, an acoustic pulse-echo measurement successfully demonstrated a 20 dB reduction of imaging artifacts.
机译:本文介绍了一个超声收发器应用专用集成电路(ASIC),直接与12×80压电换能器元件的阵列集成,以使下一代超声探头用于3D颈动脉成像。在0.18μm高压双极 - CMOS-DMOS(HV BCD)过程中实现的ASIC采用可编程开关矩阵,其允许在每行中的所选换能器元件连接到成像系统的发送和接收信道。这使得探针类似于电子可翻译的线性阵列,允许大孔径矩阵阵列与可管理数量的系统通道接口。本文介绍了一种采用改进的开关设计的第二代ASIC,以最大限度地减少高压金属氧化物半导体场效应晶体管(HV MOSFET)的时钟馈通和充电效果,在第一代ASIC中引起寄生传输和相关的成像伪影。使用级联的非重叠时钟发生器实现所提出的开关控制器,产生了改进的定时的控制信号,以减轻这些非理想的效果。仿真结果和电测量均显示出开关伪影的20dB减少。另外,声学脉冲回波测量成功地证明了成像伪影的减少20dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号