首页> 外文期刊>系统工程与电子技术(英文版) >Design and implementation of a clock recovery circuit for fast Ethernet applications
【24h】

Design and implementation of a clock recovery circuit for fast Ethernet applications

机译:快速以太网应用时钟恢复电路的设计与实现

获取原文
获取原文并翻译 | 示例
       

摘要

A circuit architechure to realize clock recovery for fast Ethernet applications is presented, whick includies system architecture, modified Mueller Muller algorithm for 100BASE-TX, phase detector for 100BASE-TX and multiple output charge pump PLL. The clock recovery circuit is verified by TSMC 0.35um 1P5M CMOS process. The results show that this clock recovery circuit exactly extracts the timing information. It has advantages over others for simple and easy implementation.
机译:提出了一种用于实现快速以太网应用程序的时钟恢复的电路校长,Whick包括系统架构,改进的Mueller Muller算法,100base-tx,100base-tx和多个输出电荷泵PLL的相位检测器。时钟恢复电路由TSMC 0.35U 1P5M CMOS工艺验证。结果表明,该时钟恢复电路精确提取定时信息。它对别人具有简单方便的实施具有优势。

著录项

  • 来源
    《系统工程与电子技术(英文版)》 |2004年第4期|507-510|共4页
  • 作者

    朱全庆; 邹雪城; 沈绪榜;

  • 作者单位

    Institute for Pattern Recognition and Artificial Intelligence State Key Laboratory for Image Processing and Intelligent Control Huazhong University of Science and Technology Wuhan 430074 P. R. China;

    Department of Electronic Science and Technology Huazhong University of Science and Technology Wuhan 430074 P. R. China;

    Institute for Pattern Recognition and Artificial Intelligence State Key Laboratory for Image Processing and Intelligent Control Huazhong University of Science and Technology Wuhan 430074 P. R. China;

  • 收录信息 中国科学引文数据库(CSCD);
  • 原文格式 PDF
  • 正文语种 chi
  • 中图分类 计算技术、计算机技术;
  • 关键词

    clock recovery; phase locked loop; adaptive equalizer;

    机译:时钟恢复;锁相环;自适应均衡器;
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号