首页> 中文期刊> 《电子科学学刊:英文版》 >KEY OPTIMIZATION TECHNIQUES IN JPEG-LS IP CORE DESIGN

KEY OPTIMIZATION TECHNIQUES IN JPEG-LS IP CORE DESIGN

         

摘要

This paper presents the key optimization techniques for an efficient accelerator implementation in an image encoder IP core design for real-time Joint Photographic Experts Group Lossless(JPEG-LS) encoding.Pipeline architecture and accelerator elements have been utilized to enhance the throughput capability.Improved parameters mapping schemes and resource sharing have been adopted for the purpose of low complexity and small chip die area.Module-level and fine-grained gating measures have been used to achieve a low-power implementation.It has been proved that these hardware-oriented optimization techniques make the encoder meet the requirements of the IP core implementation.The proposed optimization techniques have been verified in the implementation of the JPEG-LS encoder IP,and then validated in a real wireless endoscope system.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号