首页> 中文期刊> 《电子科学学刊:英文版》 >FAST ALGORITHM AND EFFICIENT HARDWARE ARCHITECTURE OF HALF-PIXEL INTERPOLATION UNIT FOR H.264/AVC

FAST ALGORITHM AND EFFICIENT HARDWARE ARCHITECTURE OF HALF-PIXEL INTERPOLATION UNIT FOR H.264/AVC

         

摘要

A fast half-pixel motion estimation algorithm and its corresponding hardware architecture are presented. Unlike three steps are needed in typical half-pixel motion estimation algorithm, the presented algorithm needs only two steps to obtain all the interpolated pixels of an entire 8′8 block. The proposed architecture works in a parallel way and is simulated by Modelsim 6.5 SE, synthesized to the Xilinx Virtex4 XC4VLX15 Field Programmable Gate Array(FPGA) device, and verified by hardware platform. The implementation results show that this architecture can achieve 190 MHz and 11 clock cycles are reduced to complete the entire interpolation process in comparison with typical half-pixel interpolation, which meets the requirements of real-time application for very high defination videos.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号