首页> 中文期刊> 《电子学报:英文版 》 >Fully Pipelined Soft Vector Processor as a CPU Accelerator

Fully Pipelined Soft Vector Processor as a CPU Accelerator

         

摘要

FPGA based soft vector processing accelerators are used frequently to perform highly parallel data processing tasks. Since they are not able to implement complex control manipulations using software, most FPGA systems now incorporate either a soft processor or hard processor. A FPGA based AXI bus compatible vector accelerator architecture is proposed which utilises fully pipelined and heterogeneous ALU for performance, and microcoding is employed for reusability. The design is tested with several design examples in four different lane configurations.Compared with Central processing unit(CPU), Digital signal processor(DSP), Altera C2H tool and Open CL SDK implementations, the vector processor improves on execution time and energy consumption by factors of up to 6.6 and 6.4 respectively.

著录项

  • 来源
    《电子学报:英文版 》 |2017年第6期|P.1198-1205|共8页
  • 作者单位

    Department of Automatic Test and Control Harbin Institute of Technology;

    Department of Automatic Test and Control Harbin Institute of Technology;

    Department of Automatic Test and Control Harbin Institute of Technology;

    Department of Automatic Test and Control Harbin Institute of Technology;

  • 原文格式 PDF
  • 正文语种 chi
  • 中图分类 运算器和控制器(CPU) ;
  • 关键词

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号