首页> 外文学位 >Architecture and CAD for nanoscale and three-dimensional FPGA.
【24h】

Architecture and CAD for nanoscale and three-dimensional FPGA.

机译:纳米级和三维FPGA的体系结构和CAD。

获取原文
获取原文并翻译 | 示例

摘要

FPGAs (field programmable gate arrays) are attractive alternatives compared to ASICs (application-specific integrated circuits) for significantly lowering amortized manufacturing costs and dramatically improving design productivity. The architecture of an FPGA is very regular. It is relatively easy to design a highly optimized tile, with consideration of various manufacturing related issues, and then to replicate it many times across the chip. The configurability of FPGAs also enables yield improvement and defect tolerance. However, FPGAs are still facing serious challenges in terms of delay, power consumption, and logic density compared to ASICs. FPGA is estimated to be over twenty times less efficient in logic density, over three times worse in delay, and over ten times higher in power consumption compared to a functionally equivalent ASIC.;One promising way to improve FPGA performance is to incorporate three-dimensional (3D) integration, which increases the number of active layers and optimizes the interconnect network vertically. Another solution is to apply novel nanoelectronic materials (nanomaterials) and devices. This dissertation introduces three novel reconfigurable architectures, named 3D nFPGA, FPCNA (field programmable carbon nanotube array), and NEM FPGA (nanoelectromechanical FPGA), which utilize 3D integration techniques and new nanoscale materials synergistically. Customized CAD flows that consider process variation have been developed for different architectures to evaluate their potential performances. Also described is a 3D variation aware routing flow, which is an essential tool for future 3D FPGA architecture exploration.;3D nFPGA is based on CMOS (complementary metal-oxide-semiconductor) and nano hybrid techniques that incorporate nanomaterials such as nanowire crossbars and carbon nanotube bundles into the CMOS fabrication process. Using unique features of FPGAs and a novel 3D stacking method enabled by the application of nanomaterials, 3D nFPGA obtains a 4× footprint reduction comparing to the traditional CMOS-based 2D FPGAs. The performance and power of 3D nFPGA driven by the 20 largest MCNC (microelectronics center of North Carolina) benchmarks have been evaluated. Results demonstrate that 3D nFPGA is able to provide a performance gain of 2.6× with a small power overhead compared to the traditional 2D FPGA.;FPCNA includes lookup tables created entirely from continuous carbon nanotube (CNT) ribbons. To determine the performance of the building blocks, variation aware physical design tools are used, with statistical static timing analysis (SSTA) that can handle both Gaussian and non-Gaussian random variables. A 2.75× performance improvement is seen over an equivalent CMOS FPGA at a 95% yield. In addition, FPCNA offers a 5× footprint reduction compared to a baseline FPGA.;3D NEM FPGA is the architecture that utilizes nanoelectromechanical (NEM) relays and 3D integration techniques synergistically. This proposed architecture has unique features including a hybrid CMOS-NEM FPGA lookup table (LUT) and configurable logic block (CLB), NEM-based switch block (SB) and connection block (CB), and face-to-face 3D stacking. This architecture also has a built-in feature called direct link, which takes advantage of the short vertical wire length provided by 3D stacking to further enhance performance. An overall 46.3% critical path delay reduction has been observed compared to its CMOS counterpart.;To maximize the potential performance gain of 3D integrated circuit architectures, an SSTA engine was developed to deal with both uncorrelated and correlated variations in 3D FPGAs. The effects of intra-die and inter-die variation are considered. Using the 3D physical design tool TPR as a base, a new 3D routing algorithm is developed, which improves the average performance of two-layer designs by over 22% and three-layer designs by over 27%.
机译:与ASIC(专用集成电路)相比,FPGA(现场可编程门阵列)是有吸引力的替代方案,可显着降低摊销的制造成本并显着提高设计生产率。 FPGA的体系结构非常规范。考虑到各种与制造相关的问题,设计高度优化的图块相对容易,然后在整个芯片上多次复制它。 FPGA的可配置性还可以提高良率并提高缺陷容忍度。但是,与ASIC相比,FPGA在延迟,功耗和逻辑密度方面仍面临严峻挑战。与功能上等效的ASIC相比,FPGA的逻辑密度估计低20倍以上,延迟差3倍以上,功耗高10倍以上;提高FPGA性能的一种有前途的方法是整合三维(3D)集成,从而增加了活动层的数量并垂直优化了互连网络。另一种解决方案是应用新型纳米电子材料(纳米材料)和设备。本文介绍了三种新颖的可重构架构,分别称为3D nFPGA,FPCNA(现场可编程碳纳米管阵列)和NEM FPGA(纳米机电FPGA),它们可协同利用3D集成技术和新型纳米级材料。针对不同体系结构开发了考虑过程变化的定制CAD流程,以评估其潜在性能。还描述了3D变化感知路由流程,这是未来3D FPGA体系结构探索的必要工具。; 3D nFPGA基于CMOS(互补金属氧化物半导体)和纳米混合技术,该技术结合了纳米材料,例如纳米线交叉开关和碳纳米管纳米管束进入CMOS制造工艺。与传统的基于CMOS的2D FPGA相比,利用FPGA的独特功能和通过纳米材料的应用实现的新颖3D堆叠方法,3D nFPGA的占地面积减少了4倍。已经评估了由20个最大的MCNC(北卡罗来纳州微电子中心)基准测试驱动的3D nFPGA的性能和功能。结果表明,与传统的2D FPGA相比,3D nFPGA能够以较小的功耗提供2.6倍的性能提升。FPCNA包括完全由连续碳纳米管(CNT)碳带创建的查找表。为了确定构件的性能,使用了具有变化感知的物理设计工具,以及统计静态时序分析(SSTA),它可以处理高斯和非高斯随机变量。与等效的CMOS FPGA相比,性能提高了2.75倍,产率达95%。此外,与基线FPGA相比,FPCNA的占地面积减少了5倍。3D NEM FPGA是一种架构,可协同利用纳米机电(NEM)继电器和3D集成技术。该提议的体系结构具有独特的功能,包括混合CMOS-NEM FPGA查找表(LUT)和可配置逻辑块(CLB),基于NEM的开关块(SB)和连接块(CB)以及面对面3D堆栈。该体系结构还具有称为直接链接的内置功能,该功能利用3D堆栈提供的较短的垂直导线长度来进一步提高性能。与CMOS相比,已观察到总体关键路径延迟减少了46.3%。为了最大化3D集成电路架构的潜在性能增益,开发了SSTA引擎来处理3D FPGA中不相关和相关的变化。考虑芯片内和芯片间变化的影响。以3D物理设计工具TPR为基础,开发了一种新的3D路由算法,该算法将两层设计的平均性能提高了22%以上,将三层设计的平均性能提高了27%以上。

著录项

  • 作者

    Dong, Chen.;

  • 作者单位

    University of Illinois at Urbana-Champaign.;

  • 授予单位 University of Illinois at Urbana-Champaign.;
  • 学科 Engineering Computer.;Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 119 p.
  • 总页数 119
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号