首页> 外文学位 >Adaptive Techniques for Mitigating Circuit Imperfections in High Performance A/D Converters.
【24h】

Adaptive Techniques for Mitigating Circuit Imperfections in High Performance A/D Converters.

机译:缓解高性能A / D转换器中电路缺陷的自适应技术。

获取原文
获取原文并翻译 | 示例

摘要

In this dissertation, we examine the effect of four sources of circuit imperfections on the performance of analog-to-digital converters (ADCs), including sampling clock jitters, spurious sidebands, timing mismatches, and gain mismatches. These imperfections distort the sampled data and degrade the signal-to-noise ratio (SNR) of the ADCs. We develop signal models for the distortions and propose effective adaptive signal processing techniques to filter the sampled data and mitigate the spurious effects. Rather than remove the distortions by perfecting the circuitry, the proposed techniques focus on processing the sampled data by using adaptive DSP algorithms.;Analog circuit impairments create many distortions including I/Q imbalances, phase noise, frequency offsets, and sampling clock jitter. Timing jitters generally arise from noise in the clock generating crystal and phase-locked-loop (PLL). The jitters cause the ADCs to sample the input signals at non-uniform sampling times and introduce distortion that limits the signal fidelity and degrades the SNR. While the effects of jitter noise can be neglected at low frequencies, applications requiring enhanced performance at higher frequencies demand higher SNR from the sampling circuit. We first examine the effect of the clock jitter on the SNR of the sampled signal and subsequently propose compensation methods based on a signal injection structure for direct down-conversion architectures.;We also address the effect of non-ideal PLL circuitry on the quality of the sampled data. In a non-ideal PLL circuit, leakage of the reference signal into the control line produces spurious tones. When the distorted PLL signal is used to generate the sampling clock, it injects the spurious tones into the sampled data. These distortions are harmful for wideband applications, such as spectrum sensing, since they affect the detection of vacant frequency bands. We again examine the distortion effect in some detail and propose techniques in the digital domain to clean the data and remove the PLL leakage effects. We study the performance of the proposed algorithms and compare it against the corresponding Cramer-Rao bound (CRB).;We further propose an adaptive frequency-domain structure to compensate the effect of timing and gain mismatches in time-interleaved ADCs. An M-channel time-interleaved ADC uses M ADCs to sample an input signal to obtain a larger effective sampling rate. However, in practice, combining ADCs introduces mismatches among the various ADC channels. In the proposed solution, the signal is split into multiple frequency bins and adaptation across the frequency channels is combined by means of an adaptive strategy. The construction is able to assign more or less weight to the various frequency channels depending on whether their estimates are more or less reliable in comparison to other channels.
机译:在本文中,我们研究了四个电路缺陷源对模数转换器(ADC)性能的影响,包括采样时钟抖动,杂散边带,时序失配和增益失配。这些缺陷会使采样数据失真,并降低ADC的信噪比(SNR)。我们开发了用于失真的信号模型,并提出了有效的自适应信号处理技术来过滤采样数据并减轻杂散效应。所提出的技术并没有通过完善电路来消除失真,而是着重于使用自适应DSP算法来处理采样数据。模拟电路损伤会产生许多失真,包括I / Q不平衡,相位噪声,频率偏移和采样时钟抖动。时序抖动通常是由时钟生成晶体和锁相环(PLL)中的噪声引起的。抖动导致ADC在不均匀的采样时间对输入信号进行采样,并引入失真,从而限制了信号的保真度并降低了SNR。虽然在低频时可以忽略抖动噪声的影响,但需要在更高频率下增强性能的应用要求采样电路具有更高的SNR。我们首先研究时钟抖动对采样信号SNR的影响,然后针对直接下变频架构提出一种基于信号注入结构的补偿方法;我们还解决了非理想PLL电路对信号质量的影响。采样数据。在非理想的PLL电路中,参考信号泄漏到控制线会产生杂音。当失真的PLL信号用于生成采样时钟时,它将杂散音注入采样数据中。这些失真对宽带应用(例如频谱感测)有害,因为它们会影响空闲频段的检测。我们再次详细研究失真效应,并提出数字领域的技术,以清理数据并消除PLL泄漏效应。我们研究了所提出算法的性能,并将其与相应的Cramer-Rao界(CRB)进行了比较。;我们进一步提出了一种自适应频域结构,以补偿时间交错ADC中的时序影响和增益失配。 M通道时间交错ADC使用M个ADC对输入信号进行采样,以获得更大的有效采样率。但是,实际上,组合ADC会在各个ADC通道之间引入失配。在所提出的解决方案中,信号被分成多个频率段,并且通过自适应策略来组合跨频道的自适应。该构造能够根据各个频道的估计与其他频道相比是否可靠来为各个频道分配更多或更少的权重。

著录项

  • 作者

    Ting, Shang Kee.;

  • 作者单位

    University of California, Los Angeles.;

  • 授予单位 University of California, Los Angeles.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2014
  • 页码 235 p.
  • 总页数 235
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号