首页> 外文学位 >A test planning system for functional validation of VHDL DSP models.
【24h】

A test planning system for functional validation of VHDL DSP models.

机译:一个用于VHDL DSP模型功能验证的测试计划系统。

获取原文
获取原文并翻译 | 示例

摘要

Validating DSP circuits modeled in VHDL involves generating test data, creating VHDL test benches, and simulating the test benches including models under test (MUTs). This is a laborious and time-consuming process. Therefore, it is desirable to develop a high level approach to automating and planning these tasks.;This dissertation presents a high level test planning system for functional validation of VHDL DSP models. The system requirements parameterized from the specifications constitute the input space and serve as generics of test benches. Library-based test benches are developed using high level design tools. A test planning framework uses a goal tree structure as a vehicle of planning and documenting the testing activities. In a goal tree, test goals are given based on the specifications and test groups are defined to satisfy the test goals. Test groups partially constrain the system requirements and thus partition the input space into smaller and more manageable subspaces. A set of test strategies are then applied to the test groups for efficient test case design. Each test case is mapped to a configuration declaration of the test bench. The test bench is then simulated to generate test vectors against which the MUT is tested. The MUT response is compared with the gold response by a comparator and verdicts are reached by test oracles. An integrated test planning software system has been developed for test planning and test automation based on this approach. As an illustration of this approach, this dissertation uses the Synthetic Aperture Radar system as a case study. Completeness and effectiveness of the generated test set are evaluated.;This dissertation also discusses approaches to hierarchical faulty module isolation for hierarchical circuits. Exposability is proposed to measure the extent that signal values are revealed to the tester and is used as the cost function for the faulty module search problem. An expanded goal tree which explores the functional and structural aspects of a hierarchical circuit is also presented.
机译:验证以VHDL建模的DSP电路包括生成测试数据,创建VHDL测试平台以及模拟包括被测模型(MUT)在内的测试平台。这是一个费力且耗时的过程。因此,需要开发一种高级方法来自动执行和计划这些任务。本论文提出了一种用于VHDL DSP模型功能验证的高级测试计划系统。根据规范参数化的系统要求构成了输入空间,并充当测试台的通用名称。基于库的测试平台是使用高级设计工具开发的。测试计划框架使用目标树结构作为计划和记录测试活动的工具。在目标树中,根据规范给出测试目标,并定义测试组以满足测试目标。测试组部分限制了系统要求,因此将输入空间划分为更小和更易于管理的子空间。然后将一组测试策略应用于测试组,以进行有效的测试用例设计。每个测试用例都映射到测试平台的配置声明。然后,对测试台进行仿真以生成针对MUT进行测试的测试矢量。比较器将MUT响应与黄金响应进行比较,并通过测试Oracle做出判断。基于这种方法,已经开发了用于测试计划和测试自动化的集成测试计划软件系统。为了说明这种方法,本文以合成孔径雷达系统为例。评估了所生成测试集的完整性和有效性。本文还讨论了用于分层电路的分层故障模块隔离的方法。提议使用可暴露性来测量信号值向测试仪显示的程度,并用作故障模块搜索问题的成本函数。还提出了探索目标电路的功能和结构方面的扩展目标树。

著录项

  • 作者

    Lin, Morris Mengwei.;

  • 作者单位

    Virginia Polytechnic Institute and State University.;

  • 授予单位 Virginia Polytechnic Institute and State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 1998
  • 页码 177 p.
  • 总页数 177
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号