首页> 外文学位 >Architectural support for efficient communication in future microprocessors.
【24h】

Architectural support for efficient communication in future microprocessors.

机译:对未来的微处理器中的有效通信的体系结构支持。

获取原文
获取原文并翻译 | 示例

摘要

Traditionally, the microprocessor design has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip continues to increase, the design of communication architecture has become a crucial and dominating factor in defining performance models of the overall system. On-chip networks, also known as Networks-on-Chip (NoC), emerged recently as a promising architecture to coordinate chip-wide communication.;Although there are numerous interconnection network studies in an inter-chip environment, an intra-chip network design poses a number of substantial challenges to this well-established interconnection network field. This research investigates designs and applications of on-chip interconnection network in next-generation microprocessors for optimizing performance, power consumption, and area cost. First, we present domain-specific NoC designs targeted to large-scale and wire-delay dominated L2 cache systems. The domain-specifically designed interconnect shows 38% performance improvement and uses only 12% of the mesh-based interconnect. Then, we present a methodology of communication characterization in parallel programs and application of characterization results to long-channel reconfiguration. Reconfigured long channels suited to communication patterns enhance the latency of the mesh network by 16% and 14% in 16-core and 64-core systems, respectively. Finally, we discuss an adaptive data compression technique that builds a network-wide frequent value pattern map and reduces the packet size. In two examined multi-core systems, cache traffic has 69% compressibility and shows high value sharing among flows. Compression-enabled NoC improves the latency by up to 63% and saves energy consumption by up to 12%.
机译:传统上,微处理器设计集中在手头问题的计算方面。但是,随着单个芯片上组件的数量不断增加,通信体系结构的设计已成为定义整个系统性能模型的关键和主导因素。片上网络(也称为片上网络(NoC))最近作为一种有前途的架构来协调芯片范围的通信而出现。尽管在芯片间环境中有许多互连网络研究,但芯片内网络设计对该成熟的互连网络领域提出了许多重大挑战。这项研究调查了下一代微处理器中片上互连网络的设计和应用,以优化性能,功耗和面积成本。首先,我们针对特定领域的NoC设计,这些设计针对大规模和以线延迟为主的L2缓存系统。针对特定领域设计的互连表现出38%的性能提升,仅使用了基于网格的互连的12%。然后,我们提出了一种在并行程序中进行通信表征的方法,并将表征结果应用于长通道重新配置。经过重新配置的适合通信模式的长通道在16核和64核系统中分别将网状网络的延迟提高了16%和14%。最后,我们讨论了一种自适应数据压缩技术,该技术可构建全网范围的频繁值模式图并减小数据包大小。在两个经过检查的多核系统中,缓存流量具有69%的可压缩性,并显示出流之间的高价值共享。启用压缩的NoC最多可将延迟提高63%,并将能耗降低多达12%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号