首页> 外文学位 >High efficiency, low cost, fully integrated DC-DC converter solution.
【24h】

High efficiency, low cost, fully integrated DC-DC converter solution.

机译:高效,低成本,完全集成的DC-DC转换器解决方案。

获取原文
获取原文并翻译 | 示例

摘要

Rapid advances in the field of integrated circuit design has been advantageous from point of view of cost and miniaturization. However, power dissipation in highly integrated digital systems has become a major cause of concern. One of the methods to reduce power dissipation is to dynamically vary the supply voltage (DVS) of digital block depending on the load conditions. This requires high efficiency power converters to dynamically vary the supply voltage. Taking this a step further, the digital system can be further sub-divided into multiple independent voltage domains and DVS applied independently to these voltage domains. To economically support such an implementation fully integrated on-chip power converters are a way forward.;This thesis focuses on the design of fully integrated power converters to support DVS type applications. A switched inductive type converter is highly efficient as its efficiency depends only on the parasitics. But, a fully integrated switched inductive converter has some drawbacks and fails to support wide output power range. To circumvent the problem, we have implemented a switched inductive converter that operates in different modes based on the load that the converter supports. In these modes of operation, either the power switch size is scaled or the frequency is scaled to cut down the losses in the converter. The design achieves a peak efficiency of 74.5% and supplies a 450x output power range (0.6mW to 266mW).;A fully integrated capacitive converter with all digital ripple mitigation aimed at supporting the lower output power ranges has been designed. The capacitive converter uses a dual loop control, where a single bound hysteretic control loop achieves regulation and the secondary loop achieves ripple control by modulating capacitance size and charge/discharge time of the capacitance used to transfer charge from the input to output. The partial charge/discharge technique used to achieve ripple control does not degrade the efficiency, has been proved both theoretically and experimentally. The design taped out in IBM 130nm process achieves a maximum efficiency of 70% and reduces the measured ripple from 98mV to 30mV at 0.3V and 4mA load current.;A test-chip designed to study the impact of placing digital circuits underneath inductor used in power converter type applications is presented. The experimental results show the feasibility of implementing digital circuits underneath the inductor, thereby achieving higher area efficiency for the converter. Finally, a combined inductive/capacitive converter where the inductive converter supports the higher power range and capacitive converter supports the lower power ranges is described. The combined converter taped out in IBM 32nm SOI process achieves a maximum efficiency of 85.5% and a power density of 0.7W/mm2.;Additionally, we have also proposed a passive resonance reduction technique to reduce resonance on the supply line in bondwire based packages. The technique utilizes the area underneath the bondpad to implement passives required for resonance reduction.
机译:从成本和小型化的角度来看,集成电路设计领域的快速发展是有利的。但是,高度集成的数字系统中的功耗已成为引起关注的主要原因。降低功耗的方法之一是根据负载条件动态改变数字模块的电源电压(DVS)。这就需要高效的功率转换器来动态改变电源电压。更进一步,数字系统可以进一步细分为多个独立的电压域,并将DVS独立应用于这些电压域。为了经济地支持这种实现,完全集成的片上功率转换器是一种前进的方法。本文着重于设计支持DVS型应用的完全集成的功率转换器。开关电感型转换器效率很高,因为其效率仅取决于寄生效应。但是,完全集成的开关式电感转换器具有一些缺点,并且无法支持较宽的输出功率范围。为了解决这个问题,我们实现了一个开关式电感式转换器,它基于转换器支持的负载以不同的模式运行。在这些工作模式下,可以调整电源开关的大小或调整频率的大小,以减少转换器的损耗。该设计可实现74.5%的峰值效率,并提供450倍的输出功率范围(0.6mW至266mW)。已设计了一种全集成的电容转换器,其所有数字纹波减轻功能旨在支持较低的输出功率范围。电容式转换器使用双回路控制,其中一个单边滞回控制回路实现调节,而次级回路通过调制电容大小和用于将电荷从输入转移到输出的电容的充电/放电时间来实现纹波控制。理论上和实验上都证明了用于实现纹波控制的部分充电/放电技术不会降低效率。采用IBM 130nm工艺制成的设计可实现70%的最大效率,并在0.3V和4mA负载电流下将测量到的纹波从98mV降低至30mV。一个测试芯片旨在研究将数字电路放置在电感器下方的影响介绍了电源转换器类型的应用。实验结果表明,在电感器下方实现数字电路的可行性,从而实现了转换器更高的面积效率。最后,描述了组合的电感/电容转换器,其中电感转换器支持较高的功率范围,而电容转换器支持较低的功率范围。采用IBM 32纳米SOI工艺制成的组合转换器可实现最高效率85.5%,功率密度为0.7W / mm2。此外,我们还提出了一种无源谐振降低技术,以减少基于键合线封装的电源线上的谐振。该技术利用了焊盘下方的区域来实现减少共振所需的无源元件。

著录项

  • 作者

    Kudva, Sudhir S.;

  • 作者单位

    University of Minnesota.;

  • 授予单位 University of Minnesota.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2013
  • 页码 150 p.
  • 总页数 150
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号