首页> 外文学位 >A multistage scheduled decoder for short block length low-density parity-check codes.
【24h】

A multistage scheduled decoder for short block length low-density parity-check codes.

机译:用于短块长度低密度奇偶校验码的多级调度解码器。

获取原文
获取原文并翻译 | 示例

摘要

Recent advances in coding theory have uncovered the previously forgotten power of Low-Density Parity-Check (LDPC) codes. Their popularity can be related to their relatively simple iterative decoders and their potential to achieve high performance close to shannon limit. These make them an attractive candidate for error correcting application in communication systems.; In this thesis, we focus our research on the iterative decoding algorithms for Low-Density Parity-Check codes and present an improved decoding algorithm. First, the graph structure of LDPC codes is studied and a graph-based search algorithm to find the shortest closed walk and shortest cycle for each node of the graph is proposed. Then, the Deterministic schedule is applied on nodes of the graph with the objective of preserving the optimality of the algorithms. Finally, Hybrid Switch-Type technique is applied on the improved algorithms to provide a desirable complexity/performance trade-off.; Hybrid Technique and Deterministic schedule are combined for decoding regular and irregular LDPC codes. The performance and complexity of the decoder is studied for Sum-Product and Gallager A algorithms. The result is a flexible decoder for any available LDPC code and any combination of decoding algorithms based on the communication systems need. In this technique, we benefit the high performance of soft-decision algorithms and low complexity of hard-decision algorithms by changing the decoding rule after a few iterations. Hence, a desirable performance can be obtained with less average number of soft iterations. Moreover, all the nodes do not update messages in each iteration. As a result, the total number of computations is reduced considerably.
机译:编码理论的最新进展发现了低密度奇偶校验(LDPC)码以前被遗忘的功能。它们的流行可能与其相对简单的迭代解码器以及获得接近香农极限的高性能的潜力有关。这些使它们成为通信系统中纠错应用的有吸引力的候选者。本文主要针对低密度奇偶校验码的迭代译码算法进行研究,提出一种改进的译码算法。首先,研究了LDPC码的图结构,并提出了一种基于图的搜索算法,以找到图的每个节点的最短闭合行走和最短周期。然后,将确定性调度应用于图的节点,以保持算法的最优性。最后,将混合开关类型技术应用于改进的算法,以提供所需的复杂性/性能折衷。混合技术和确定性调度相结合,用于解码常规和非常规LDPC码。针对Sum-Product和Gallager A算法研究了解码器的性能和复杂性。结果是基于通信系统需求的灵活解码器,可用于任何可用的LDPC码以及解码算法的任何组合。在这项技术中,通过几次迭代后更改解码规则,我们可以受益于软判决算法的高性能和低难度的硬判决算法。因此,可以以较少的平均软迭代次数获得期望的性能。而且,所有节点都不在每次迭代中更新消息。结果,大大减少了计算总数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号