首页> 外文学位 >Design space re-engineering for power minimization in modern embedded systems.
【24h】

Design space re-engineering for power minimization in modern embedded systems.

机译:重新设计空间,以最小化现代嵌入式系统中的功耗。

获取原文
获取原文并翻译 | 示例

摘要

Power minimization is a critical challenge for modern embedded system design. Recently, due to the rapid increase of system's complexity and the power density, there is a growing need for power control techniques at various design levels. Meanwhile, due to technology scaling, leakage power has become a significant part of power dissipation in the CMOS circuits and new techniques are needed to reduce leakage power. As a result, many new power minimization techniques have been proposed such as voltage island, gate sizing, multiple supply and threshold voltage, power gating and input vector control, etc. These design options further enlarge the design space and make it prohibitively expensive to explore for the most energy efficient design solution.; Consequently, heuristic algorithms and randomized algorithms are frequently used to explore the design space, seeking sub-optimal solutions to meet the time-to-market requirements. These algorithms are based on the idea of truncating the design space and restricting the search in a subset of the original design space. While this approach can effectively reduce the runtime of searching, it may also exclude high-quality design solutions and cause design quality degradation. When the solution to one problem is used as the base for another problem, such solution quality degradation will accumulate. In modern electronics system design, when several such algorithms are used in series to solve problems in different design levels, the final solution can be far off the optimal one.; In my Ph.D. work, I develop a re-engineering methodology to facilitate exploring the design space of power efficient embedded systems design. The direct goal is to enhance the performance of existing low power techniques. The methodology is based on the idea that design quality can be improved via iterative "re-shaping" the design space based on the "bad" structure in the obtained design solutions; the searching run-time can be reduced by the guidance from previous exploration. This approach can be described in three phases: (1) apply the existing techniques to obtain a sub-optimal solution; (2) analyze the solution and expand the design space accordingly; and (3) re-apply the technique to re-explore the enlarged design space.; We apply this methodology at different levels of embedded system design to minimize power: (i) switching power reduction in sequential logic synthesis; (ii) gate-level static leakage current reduction; (iii) dual threshold voltage CMOS circuits design; and (iv) system-level energy-efficient detection scheme for wireless sensor networks. An extensive amount of experiments have been conducted and the results have shown that this methodology can effectively enhance the power efficiency of the existing embedded system design flows with very little overhead.
机译:功耗最小化是现代嵌入式系统设计的关键挑战。近来,由于系统复杂性和功率密度的迅速增加,在各种设计水平上对功率控制技术的需求日益增长。同时,由于技术的扩展,泄漏功率已经成为CMOS电路中功耗的重要部分,并且需要新的技术来降低泄漏功率。结果,提出了许多新的功率最小化技术,例如电压岛,门控尺寸,多电源和阈值电压,功率门控和输入矢量控制等。这些设计选项进一步扩大了设计空间,并使其开发成本过高。提供最节能的设计解决方案。因此,经常使用启发式算法和随机算法来探索设计空间,以寻求次优解决方案以满足上市时间的要求。这些算法基于截断设计空间并将搜索限制在原始设计空间的子集中的思想。尽管此方法可以有效地减少搜索的运行时间,但也可能排除高质量的设计解决方案,并导致设计质量下降。当将一个问题的解决方案用作另一个问题的基础时,这种解决方案质量的下降将会累积。在现代电子系统设计中,当串联使用几种这样的算法来解决不同设计级别的问题时,最终的解决方案可能与最优方案相去甚远。在我的博士学位在工作中,我开发了一种重新设计方法,以促进探索节能嵌入式系统设计的设计空间。直接目标是增强现有低功耗技术的性能。该方法基于这样的思想,即可以通过基于获得的设计解决方案中的“不良”结构,通过迭代“重塑”设计空间来提高设计质量;在以前的探索指导下,可以减少搜索时间。这种方法可以分三个阶段来描述:(1)应用现有技术获得次优解决方案; (2)分析解决方案并相应地扩展设计空间; (3)重新应用该技术重新探索扩大的设计空间。我们将这种方法应用于嵌入式系统设计的不同级别,以最大程度地降低功耗:(i)在顺序逻辑综合中降低开关功耗; (ii)降低栅极级的静态漏电流; (iii)双阈值电压CMOS电路设计; (iv)无线传感器网络的系统级节能检测方案。已经进行了大量的实验,结果表明该方法可以以很少的开销有效地提高现有嵌入式系统设计流程的电源效率。

著录项

  • 作者

    Yuan, Lin.;

  • 作者单位

    University of Maryland, College Park.;

  • 授予单位 University of Maryland, College Park.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2006
  • 页码 158 p.
  • 总页数 158
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

  • 入库时间 2022-08-17 11:39:32

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号