首页> 外文学位 >Radio frequency integrated circuits for wireless and wireline communications.
【24h】

Radio frequency integrated circuits for wireless and wireline communications.

机译:用于无线和有线通信的射频集成电路。

获取原文
获取原文并翻译 | 示例

摘要

This dissertation presents my studies in design of high frequency circuits for wireless and wireline communication systems.;As a part of this effort a seven tap transversal filter has been designed using broadband amplifiers. The use of active devices instead of passive inductors to implement delay stages greatly reduces the required die area and also makes the filter more adaptive in nature. The designed chip is capable of adapting zeros at various frequencies up to 3.5 GHz, implementing various filter characteristics.;A detailed study of delay through Current Mode Logic (CML) gate operating at the GHz range has been done and optimal and novel biasing strategies have been investigated to achieve higher operational speeds. "Keep alive" biasing technique has been proposed to reduce delay in CML latches. The optimal biasing strategy for CML circuits is obtained considering the circuit speed and power consumption.;Design challenges in the design of high frequency single phase and multiphase oscillators have been investigated followed by prototype designs. A novel Quadrature VCO (QVCO) is implemented in a 47 GHz SiGe technology. The QVCO is a serially coupled LC VCO that utilizes Silicon Germanium (SiGe) Hetero-junction Bipolar Transistors (HBT) for oscillation and Metal Oxide Semiconductor Field Effect Transistors (MOSFET) for coupling, resulting in 14% wide tuning range. Design of high frequency 25 GHz oscillator is also presented. The 25 GHz oscillator achieves phase noise of -82 dBc/Hz 500 KHz offset.;Design of a 1.2 V, 3.7 mW 8-bit LC tuned Digitally Controlled Oscillator (DCO) implemented in a 120 nm BiCMOS technology is presented. The varactor bank in the oscillator consists of eight binary weighted capacitors controlled by rail-to-rail CMOS logic values. The DCO oscillation frequency can be tuned from 4.2-4.7 GHz with 11.2% tuning range and an average frequency resolution of 2 MHz/bit. The DCO has phase noise of -103 dBc/Hz 500 KHz offset and exhibits -177 dBc/Hz figure of merit.;Design of 1.5 V second order phase locked loop is presented. The loop exhibits an inband phase noise of -70 dBc/Hz 10 KHz offset and out-band phase noise of -110 dBc/Hz 3 MHz offset frequency from a 5 GHz carrier frequency.
机译:本文介绍了我在无线和有线通信系统高频电路设计中的研究。作为这项工作的一部分,已经设计了一个使用宽带放大器的七抽头横向滤波器。使用有源器件代替无源电感器来实现延迟级可以大大减少所需的芯片面积,并使滤波器本质上更具适应性。设计的芯片能够在高达3.5 GHz的各种频率下适应零,实现各种滤波器特性。;已经对通过在GHz范围内工作的电流模式逻辑(CML)门进行的延迟进行了详细研究,并且提出了最佳且新颖的偏置策略已进行研究以实现更高的运行速度。已提出“保持活动”偏置技术以减少CML锁存器的延迟。在考虑了电路速度和功耗的情况下,获得了CML电路的最佳偏置策略。研究了高频单相和多相振荡器设计中的设计挑战,然后进行了原型设计。在47 GHz SiGe技术中实现了一种新颖的正交VCO(QVCO)。 QVCO是串联耦合的LC VCO,其利用硅锗(SiGe)异质结双极晶体管(HBT)进行振荡,并利用金属氧化物半导体场效应晶体管(MOSFET)进行耦合,从而实现了14%的宽调谐范围。还介绍了高频25 GHz振荡器的设计。 25 GHz振荡器可实现-82 dBc / Hz 500 KHz偏移的相位噪声。提出了一种采用120 nm BiCMOS技术实现的1.2 V,3.7 mW 8位LC调谐数字控制振荡器(DCO)的设计。振荡器中的变容二极管组由8个二进制加权电容器组成,这些电容器由轨到轨CMOS逻辑值控制。 DCO振荡频率可以在4.2-4.7 GHz范围内进行调谐,调谐范围为11.2%,平均频率分辨率为2 MHz /位。 DCO具有-103 dBc / Hz 500 KHz偏移的相位噪声,并具有-177 dBc / Hz的品质因数。;提出了1.5 V二阶锁相环的设计。该环路在5 GHz载波频率上表现出-70 dBc / Hz的10 KHz偏移带内相位噪声和-110 dBc / Hz的3 MHz偏移频率带外相位噪声。

著录项

  • 作者

    Kakani, Vasanth.;

  • 作者单位

    Auburn University.;

  • 授予单位 Auburn University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2007
  • 页码 146 p.
  • 总页数 146
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号