首页> 外文会议>World Congress on Intelligent Control and Automation;WCICA 2012 >The anti-interference analysis and design for mode S reply communication of integrated TCAS
【24h】

The anti-interference analysis and design for mode S reply communication of integrated TCAS

机译:集成式TCAS S模式应答通信的抗干扰分析与设计

获取原文

摘要

In order to effectively improve the reliability of Mode S reply communication of integrated TCAS, the anti-interference analysis and design for the communication circuit and receiving process are provided in this paper. The algorithms of preamble detection, DF-authentication, confidence detection of bit are realized by state machines and counters which were written with VHDL to improve the fault-tolerance. Anti-interference analysis and design for filter, modulator, demodulator, amplifier and detector is also provided to improve the reliability of communication. Finally, the anti-interference design is tested by wireless communication experiment. The result indicates that the algorithms which realized with FPGA can detect and decode Model S reply signal accurately with a certain fault-tolerant ability; the rise/fall time of pulse is less then 50ns, the jitter amplitude of signal is less than 3dB which agrees with RTCA standards for Model S reply communication.
机译:为了有效提高集成式TCAS模式S应答通信的可靠性,本文对通信电路和接收过程进行了抗干扰分析与设计。前导码检测,DF认证,位的置信度检测等算法是通过状态机和计数器实现的,并用VHDL编写以提高容错能力。还为滤波器,调制器,解调器,放大器和检测器提供抗干扰分析和设计,以提高通信的可靠性。最后,通过无线通信实验对抗干扰设计进行了测试。结果表明,利用FPGA实现的算法能够准确地检测和解码S型应答信号,具有一定的容错能力。脉冲的上升/下降时间小于50ns,信号的抖动幅度小于3dB,符合用于S模型应答通信的RTCA标准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号