首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >Hierarchical architecture for network-on-chip platform
【24h】

Hierarchical architecture for network-on-chip platform

机译:片上网络平台的分层体系结构

获取原文

摘要

In this paper, we propose one hierarchical 2-D mesh network-on-chip (NoC) platform to support applications with the complexity of several hundreds of tasks or with huge amount of transmission data. Moreover, applying the task binding method by considering communication amount, communication data contention and bandwidth penalty to enhance the system overall performance of the new architecture. Modeling the NoC system data transmission behavior at system level is applied to predict system overall performance and an automatic NoC system performance simulation tonl is also built. Therefore, architecture and designers can predict the system performance and obtain all parameters of the designed platform at system abstraction level. The experimental results show that the overall system throughput, the latency, and the saving of redundant transactions are improved by 27%, 14.4% and 21.8% respectively under the communication dominated situation.
机译:在本文中,我们提出了一种分层的二维网状片上网络(NoC)平台,以支持具有数百个任务的复杂性或具有大量传输数据的应用程序。此外,通过考虑通信量,通信数据争用和带宽损失来应用任务绑定方法,以增强新架构的系统整体性能。在系统级别对NoC系统数据传输行为进行建模以预测系统总体性能,并建立了自动NoC系统性能仿真模型。因此,架构和设计人员可以在系统抽象级别预测系统性能并获得设计平台的所有参数。实验结果表明,在通信占主导地位的情况下,整个系统的吞吐量,延迟和冗余事务的节省分别提高了27%,14.4%和21.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号