首页> 外文会议>VLSI Design, Automation and Test, 2009. VLSI-DAT '09 >An area-efficient parallel Turbo decoder based on contention free algorithm
【24h】

An area-efficient parallel Turbo decoder based on contention free algorithm

机译:基于无竞争算法的高效区域并行Turbo解码器

获取原文

摘要

In this paper, a contention free algorithm for solving memory collision problem of parallel Turbo decoder architecture using the simulated annealing algorithm is presented. Furthermore, we proposed two area-efficient extrinsic memory schemes based on the parallel contention free Turbo decoder. One of the proposed schemes employs only multiple single port memories with one temporary buffer instead of the original dual port or two port memories and the other scheme further employs an additional non-linear extrinsic mapping architecture. The proposed schemes lead to approximately 37% and 46% memory area reduction, respectively, for 16-parallel Turbo decoder in comparison to the conventional dual port memory scheme under the UMC 0.13-mum CMOS process.
机译:提出了一种利用模拟退火算法解决并行Turbo解码器架构内存冲突问题的无竞争算法。此外,我们提出了两种基于并行无竞争Turbo解码器的区域有效的外部存储方案。所提出的方案中的一个仅采用具有一个临时缓冲器的多个单端口存储器,而不是原始的双端口或两个端口存储器,而另一方案进一步采用附加的非线性外部映射架构。与在UMC 0.13微米CMOS工艺下的传统双端口存储方案相比,对于16并行Turbo解码器,所提出的方案分别导致大约37%和46%的存储空间减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号