首页> 外文会议>Update on New Power Electronic Techniques >Reconfigurable parallel approximate string matching on FPGAs
【24h】

Reconfigurable parallel approximate string matching on FPGAs

机译:FPGA上可重新配置的并行近似字符串匹配

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a design and implementation of a reconfigurable parallel approximate string matching hardware on FPGAs. The design is based on a linear systolic dataflow algorithm, and control logic is added to reconfigure the resulting hardware. For the k-differences version of the approximate string matching problem, the proposed approach finds all approximate occurrences of a pattern in the reference string, with the time complexity O(n+m) where n and m are lengths of the reference string and the pattern, respectively. Unlike other hardware approaches found in the literature, the design is size optimized since it uses only m PEs that are independent on the reference string length. Also the design is flexible for handling arbitrary size pattern strings within the maximum bound. The design is implemented and tested on the target device Xilinx Spartan 2S XC2S200EPQ208.
机译:本文提出了一种可重配置的并行近似字符串匹配硬件在FPGA上的设计和实现。该设计基于线性收缩数据流算法,并添加了控制逻辑以重新配置最终的硬件。对于近似字符串匹配问题的k差版本,提出的方法找到了参考字符串中所有模式的近似出现,时间复杂度为O(n + m),其中n和m是参考字符串的长度,而模式。与文献中发现的其他硬件方法不同,该设计在大小上得到了优化,因为它仅使用m个与参考字符串长度无关的PE。该设计还可以灵活地处理最大范围内的任意大小的模式字符串。该设计已在目标设备Xilinx Spartan 2S XC2S200EPQ208上实施和测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号