首页> 外文会议>Tenth European Solid-State Circuits Conference (ESSCIRC '84) >A Systolic Processor for a Digital Video Matrix Operator
【24h】

A Systolic Processor for a Digital Video Matrix Operator

机译:用于数字视频矩阵运算器的脉动处理器

获取原文
获取原文并翻译 | 示例

摘要

The proposed VLSI circuit performs the reverse matrix transformation of the luminance and color difference eight bit coded video signals into RGB signals. The chip is composed of 3 processors each one performing the linear function XA+YB+ZC. Each processor is a systolic array based on the Baugh-Wooley two's complement parallel multiplication algorithm. The chip has been design in order to support a 18 MHz maximum clock frequency in a 3.15 micron NMOS technology, it achieves a performance figure of merit of 9.5 10 T.Hz.mm-2.
机译:所提出的VLSI电路将亮度和色差八位编码视频信号执行逆矩阵变换为RGB信号。该芯片由3个处理器组成,每个处理器执行线性功能XA + YB + ZC。每个处理器都是基于Baugh-Wooley二进制补码并行乘法算法的脉动阵列。该芯片经过设计,目的是在3.15微米NMOS技术中支持18 MHz的最大时钟频率,其性能指标为9.5 10 T.Hz.mm-2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号