首页> 外文会议>Signal Acquisition and Processing, 2009. ICSAP 2009 >Parallel Pipelined VLSI Architectures for Lifting-Based Two-Dimensional Forward Discrete Wavelet Transform
【24h】

Parallel Pipelined VLSI Architectures for Lifting-Based Two-Dimensional Forward Discrete Wavelet Transform

机译:基于提升的二维正向离散小波变换的并行流水线VLSI架构

获取原文

摘要

In this paper, in order to best meet real-time applications of 2-dimensional discrete wavelet transform (2-D DWT) with demanding requirements in terms of speed and throughput, 2-parallel and 4-parallel pipelined lifting-based VLSI architectures for lossless 5/3 and lossy 9/7 algorithms are proposed. The two proposed parallel architectures achieve speedup factors of 2 and 4 as compared with single pipelined architecture based on the first scan method proposed by Ibrahim et al. The advantage of the proposed architectures is that they only require a total temporary line buffer (TLB) of size N and 3N in 5/3 and 9/7, respectively.
机译:在本文中,为了最好地满足对速度和吞吐量有苛刻要求的二维离散小波变换(2-D DWT)的实时应用,基于2并行和4并行管线提升的VLSI体系结构提出了无损5/3和有损9/7算法。与基于Ibrahim等人提出的第一种扫描方法的单流水线体系结构相比,这两种提议的并行体系结构的加速因子分别为2和4。所提出的体系结构的优点在于,它们仅需要分别为5/3和9/7的大小为N和3N的总临时行缓冲区(TLB)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号