首页> 外文会议>Reconfigurable computing: architectures, tools and applications. >Scalable Memory Hierarchies for Embedded Manycore Systems
【24h】

Scalable Memory Hierarchies for Embedded Manycore Systems

机译:嵌入式Manycore系统的可扩展内存层次结构

获取原文
获取原文并翻译 | 示例

摘要

As the size of FPGA devices grows following Moore's law, it becomes possible to put a complete manycore system onto a single FPGA chip. The centralized memory hierarchy on typical embedded systems in which both data and instructions are stored in the off-chip global memory will introduce the bus contention problem as the number of processing cores increases. In this work, we present our exploration into how distributed multi-tiered memory hierarchies can effect the scalability of manycore systems. We use the Xilinx Virtex FPGA devices as the testing platforms and the buses as the interconnect. Several variances of the centralized memory hierarchy and the distributed memory hierarchy are compared by running various benchmarks, including matrix multiplication, IDEA encryption and 3D FFT. The results demonstrate the good scalability of the distributed memory hierarchy for systems up to 32 Mi-croBlaze processors, which is constrained by the FPGA resources on the Virtex-6LX240T device.
机译:随着遵循摩尔定律的FPGA器件尺寸的增加,有可能将完整的多核系统置于单个FPGA芯片上。典型嵌入式系统上的集中式存储器层次结构(其中数据和指令都存储在片外全局存储器中)会随着处理核数量的增加而引入总线争用问题。在这项工作中,我们将探索分布式多层内存层次结构如何影响许多核心系统的可伸缩性。我们将Xilinx Virtex FPGA器件用作测试平台,并将总线用作互连。通过运行各种基准测试(包括矩阵乘法,IDEA加密和3D FFT),比较了集中式内存层次结构和分布式内存层次结构的几种差异。结果表明,对于多达32个Mi-croBlaze处理器的系统,分布式内存层次结构具有良好的可伸缩性,这受Virtex-6LX240T器件上的FPGA资源的限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号