【24h】

Architectural Exploration of the ADRES Coarse-Grained Reconfigurable Array

机译:ADRES粗粒可重构阵列的体系结构探索

获取原文
获取原文并翻译 | 示例

摘要

Reconfigurable computational architectures are envisioned to deliver power efficient, high performance, flexible platforms for embedded systems design. The coarse-grained reconfigurable architecture ADRES (Architecture for Dynamically Reconfigurable Embedded Systems) and its compiler offer a tool flow to design sparsely interconnected 2D array processors with an arbitrary number of functional units, register files and interconnection topologies. This article presents an architectural exploration methodology and its results for the first implementation of the ADRES architecture on a 90nm standard-cell technology. We analyze performance, energy and power trade-offs for two typical kernels from the multimedia and wireless domains: IDCT and FFT. Architecture instances of different sizes and interconnect structures are evaluated with respect to their power versus performance trade-offs. An optimized architecture is derived. A detailed power breakdown for the individual components of the selected architecture is presented.
机译:构想了可重新配置的计算体系结构,以为嵌入式系统设计提供高效,高性能,灵活的平台。粗粒度可重配置体系结构ADRES(动态可重配置嵌入式系统体系结构)及其编译器提供了一种工具流程,可设计具有任意数量的功能单元,寄存器文件和互连拓扑的稀疏互连2D阵列处理器。本文介绍了一种架构探索方法及其在90nm标准单元技术上首次实现ADRES架构的结果。我们分析了来自多媒体和无线领域的两个典型内核的性能,能耗和功耗之间的折衷:IDCT和FFT。评估了不同大小和互连结构的架构实例的功耗与性能之间的权衡。推导了优化的架构。给出了所选架构的各个组件的详细电源分解。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号