【24h】

FPGA Prototyping Strategy for a H.264/AVC Video Decoder

机译:H.264 / AVC视频解码器的FPGA原型设计策略

获取原文

摘要

This paper presents the prototyping strategy used to validate the designed modules of a main profile H.264/AVC video decoder designed to achieve 1080p HDTV resolution, implemented in a FPGA. All modules designed were completely described in VHDL and further validated through simulations. The post place-and-route synthesis results indicate that the designed architectures are able to target real time when processing HDTV 1080p frames (1080x1920). The architectures were prototyped using a Digilent XUP V2P board, containing a Virtex-II Pro XC2VP30 Xilinx FPGA. The prototyping strategy used an embedded Power PC and associated logic and buffering to control the modules under prototyping. A host computer, running the reference software, was used to generate the input stimuli and to compare the results, through a RS-232 serial interface.
机译:本文介绍了一种原型设计策略,该策略用于验证通过FPGA实现的主要配置文件H.264 / AVC视频解码器的设计模块,该视频解码器旨在实现1080p HDTV分辨率。所有设计的模块均在VHDL中进行了完整描述,并通过仿真进行了进一步验证。布局布线后的综合结果表明,当处理HDTV 1080p帧(1080x1920)时,设计的体系结构能够以实时为目标。使用包含Virtex-II Pro XC2VP30 Xilinx FPGA的Digilent XUP V2P板对架构进行了原型设计。原型设计策略使用嵌入式Power PC以及相关的逻辑和缓冲来控制原型设计下的模块。使用运行参考软件的主机通过RS-232串行接口生成输入刺激并比较结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号