首页> 外文会议>Radar Sensor Technology XXI >Reconfigurable Signal Processor Designs for Advanced Digital Array Radar Systems
【24h】

Reconfigurable Signal Processor Designs for Advanced Digital Array Radar Systems

机译:用于高级数字阵列雷达系统的可重构信号处理器设计

获取原文
获取原文并翻译 | 示例

摘要

The new challenges originated from Digital Array Radar (DAR) demands a new generation of reconfigurable backend processor in the system. The new FPGA devices can support much higher speed, more bandwidth and processing capabilities for the need of digital Line Replaceable Unit (LRU). This study focuses on using the latest Altera and Xilinx devices in an adaptive beamforming processor. The field reprogrammable RF devices from Analog Devices are used as analog front end transceivers. Different from other existing Software-Defined Radio transceivers on the market, this processor is designed for distributed adaptive beamforming in a networked environment. The following aspects of the novel radar processor will be presented: (1) A new system-on-chip architecture based on Altera's devices and adaptive processing module, especially for the adaptive beamforming and pulse compression, will be introduced, (2) Successful implementation of generation 2 serial RapidIO data links on FPGA, which supports VITA-49 radio packet format for large distributed DAR processing. (3) Demonstration of the feasibility and capabilities of the processor in a Micro-TCA based, SRIO switching backplane to support multichannel beamforming in real-time. (4) Application of this processor in ongoing radar system development projects, including OU's dual-polarized digital array radar, the planned new cylindrical array radars, and future airborne radars.
机译:来自数字阵列雷达(DAR)的新挑战要求系统中采用新一代可重新配置的后端处理器。新的FPGA器件可以支持更高的速度,更多的带宽和处理能力,以满足数字线路可更换单元(LRU)的需求。这项研究的重点是在自适应波束形成处理器中使用最新的Altera和Xilinx器件。 Analog Devices的现场可重编程RF设备用作模拟前端收发器。与市场上其他现有的软件定义无线电收发器不同,该处理器专为网络环境中的分布式自适应波束形成而设计。本文将介绍新型雷达处理器的以下方面:(1)介绍一种基于Altera器件和自适应处理模块的新型片上系统架构,尤其是针对自适应波束形成和脉冲压缩的(2)成功实施FPGA上的第2代串行RapidIO数据链路的一部分,该链路支持用于大型分布式DAR处理的VITA-49无线数据包格式。 (3)演示了基于Micro-TCA的SRIO交换背板支持实时多通道波束形成的处理器的可行性和功能。 (4)该处理器在正在进行的雷达系统开发项目中的应用,包括OU的双极化数字阵列雷达,计划中的新型圆柱阵列雷达和未来的机载雷达。

著录项

  • 来源
    《Radar Sensor Technology XXI》|2017年|101880P.1-101880P.14|共14页
  • 会议地点 Anaheim(US)
  • 作者单位

    Intelligent Aerospace Radar Team (IART) School of Electrical and Computer Engineering Advanced Radar Research Center University of Oklahoma, Norman, OK 73019;

    Intelligent Aerospace Radar Team (IART) School of Electrical and Computer Engineering Advanced Radar Research Center University of Oklahoma, Norman, OK 73019;

    Intelligent Aerospace Radar Team (IART) School of Electrical and Computer Engineering Advanced Radar Research Center University of Oklahoma, Norman, OK 73019;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Digital Array Radar (DAR); FPGA; Backplane; Beamforming;

    机译:数字阵列雷达(DAR) FPGA;背板波束成形;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号