首页> 外文会议>Programmable Logic (SPL), 2012 VIII Southern Conference on >A high performance and low memory bandwidth architecture for motion estimation targeting high definition digital videos
【24h】

A high performance and low memory bandwidth architecture for motion estimation targeting high definition digital videos

机译:高性能和低内存带宽架构,用于针对高清数字视频的运动估计

获取原文
获取原文并翻译 | 示例

摘要

This work presents a high performance and low memory bandwidth hardware architecture based on the Full Search block matching algorithm for the motion estimation on high definition digital videos. The motion estimation is the most computational intensive module of the video encoder and it requires besides the high processing throughput, a very high bandwidth with the external memory. The presented architecture explores the parallelism to achieve high processing rates and it uses a memory hierarchy to reuse data, reducing the required bandwidth with external memory. The architecture was described in VHDL and synthesized in a Xilinx Virtex 4 FPGA, achieving an operation frequency of 292 MHz and processing more than 38 high definition 1080 frames (1920×1080 pixels) per second, surpassing the requirements for real time processing.
机译:这项工作提出了一种基于全搜索块匹配算法的高性能和低内存带宽硬件体系结构,用于高清数字视频的运动估计。运动估计是视频编码器中计算量最大的模块,它不仅需要高处理吞吐量,还需要外部存储器具有非常高的带宽。提出的体系结构探索了并行性以实现较高的处理速率,并且使用内存层次结构来重用数据,从而减少了外部存储器所需的带宽。该架构用VHDL进行了描述,并在Xilinx Virtex 4 FPGA中进行了综合,实现了292 MHz的工作频率,每秒可处理38个以上的高清1080帧(1920×1080像素),超过了实时处理的要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号