首页> 外文会议>Proceedings of the 3rd workshop on Memory performance issues >A low-power memory hierarchy for a fully programmable baseband processor
【24h】

A low-power memory hierarchy for a fully programmable baseband processor

机译:完全可编程的基带处理器的低功耗存储器层次结构

获取原文
获取原文并翻译 | 示例

摘要

Future terminals for wireless communication not only must support multiple standards but execute several of them concurrently. To meet these requirements, flexibility and ease of programming of integrated circuits for digital baseband processing are increasingly important criteria for the deployment of such devices, while power consumption and area of the devices remain as critical as in the past.The paper presents the architecture of a fully programmable system-on-chip for digital signal processing in the baseband of contemporary and up-coming standards for wireless communication. Particular focus is given to the memory hierarchy of the multi-processor system and the measures to minimize the power it dissipates. The reduction of the power consumption of the entire chip is estimated to amount to 28% compared to a straightforward approach.
机译:未来的无线通信终端不仅必须支持多种标准,而且还要同时执行其中几种。为了满足这些要求,用于数字基带处理的集成电路的灵活性和易于编程成为部署此类设备的越来越重要的标准,而设备的功耗和面积仍然与过去一样至关重要。一种完全可编程的片上系统,用于在现代和即将到来的无线通信标准的基带中进行数字信号处理。特别关注的是多处理器系统的内存层次结构以及使功耗最小化的措施。与简单方法相比,估计整个芯片的功耗降低了28%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号