首页> 外文会议>Proceedings of the 24th International Conference Mixed Design of Integrated Circuits and Systems >A delta-sigma DAC with feedforward jitter-shaper reducing jitter noise
【24h】

A delta-sigma DAC with feedforward jitter-shaper reducing jitter noise

机译:具有前馈抖动整形器的delta-sigma DAC,可降低抖动噪声

获取原文
获取原文并翻译 | 示例

摘要

This paper present a novel delta-sigma digital-to-analog converter with a jitter shaper that has feedforward passes to reduce the noise caused by clock jitter. Intermodulation between the quantization noise and clock jitter produces wide spectrum noise, which degrades the signal-to-noise ratio (SNR) of the delta-sigma DAC. Since the accuracy of the delta-sigma DAC is determined by the jitter, it can be improved by reducing the effects of jitter. The delta-sigma DAC requires jitter compensation for SNR degradation caused by clock jitter. The jitter shaper can reduce noise in the signal band by shaping the noise caused by the clock jitter. It is designed for a 0.18 μm complementary metal-oxide semiconductor (CMOS) and comprises switched capacitor and sample-and-hold circuits. We implement and measure the DAC with a jitter shaper circuit. The complete system is implemented on a single chip that is fabricated with a 0.18 μm CMOS technology for a 1.8 V operation with a die size of 0.32 mm.
机译:本文提出了一种新型的具有抖动整形器的delta-sigma数模转换器,该转换器具有前馈通道,可以减少时钟抖动引起的噪声。量化噪声和时钟抖动之间的互调会产生宽频谱噪声,这会降低delta-sigma DAC的信噪比(SNR)。由于Δ-ΣDAC的精度取决于抖动,因此可以通过减少抖动的影响来提高精度。 Δ-ΣDAC需要进行抖动补偿,以补偿由时钟抖动引起的SNR下降。抖动整形器可以通过整形由时钟抖动引起的噪声来减少信号频带中的噪声。它设计用于0.18μm互补金属氧化物半导体(CMOS),并包括开关电容器和采样保持电路。我们使用抖动整形电路来实现和测量DAC。整个系统在单个芯片上实施,该芯片采用0.18μmCMOS技术制造,可在芯片尺寸为0.32 mm的1.8 V电源下工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号