首页> 外文会议>Proceedings of the 2005 ACM/SIGDA 13th international symposium on Field-programmable gate arrays >Instruction set extension with shadow registers for configurable processors
【24h】

Instruction set extension with shadow registers for configurable processors

机译:带有影子寄存器的指令集扩展,用于可配置处理器

获取原文
获取原文并翻译 | 示例

摘要

Configurable processors are becoming increasingly popular for modern embedded systems (especially for the field-programmable system-on-a-chip). While steady progress has been made in the tools and methodologies of automatic instruction set extension for configurable processors, the limited data bandwidth available in the core processor (e.g., the number of simultaneous accesses to the register file) becomes a potential performance bottleneck. In this paper we first present a quantitative analysis of the data bandwidth limitation in configurable processors, and then propose a novel low-cost architectural extension and associated compilation techniques to address the problem. The application of our approach results in a promising performance improvement.
机译:可配置处理器在现代嵌入式系统(尤其是现场可编程片上系统)中越来越受欢迎。虽然可配置处理器的自动指令集扩展的工具和方法已经取得了稳步的进展,但是核心处理器中可用的有限数据带宽(例如,同时访问寄存器文件的数量)成为潜在的性能瓶颈。在本文中,我们首先对可配置处理器中的数据带宽限制进行了定量分析,然后提出了一种新颖的低成本体系结构扩展以及相关的编译技术来解决该问题。我们方法的应用将带来可观的性能提升。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号