首页> 外文会议>Network architectures, management, and applications VII >Deflection Routing in Multi-Channel Photonic Network on Chip Architecture
【24h】

Deflection Routing in Multi-Channel Photonic Network on Chip Architecture

机译:多通道光子网络片上体系结构中的偏转路由

获取原文
获取原文并翻译 | 示例

摘要

Ultralow-latency and less power consumption have become necessary in multi-processor interconnection network on chip, photonic interconnection as a solution to meet above requirement, provides high performance interconnection on chip. But the photonic network on chip architecture design and performance is limited because photonic interconnection hasn't buffer, photonic network architecture must be designed to relieve this limitation. In this paper, we present a multi-channel photonic network on chip architecture employing deflection routing, optical data packets can inject/eject from processor core by four channels at the same time. Simulation result shows this network architecture has 60% latency decrease compared to generic photonic network on chip, and the photonic network architecture is only consume 7% power of the electronic interconnection network on chip with the same scale.
机译:在片上多处理器互连网络中,超低延迟和更低功耗已成为必要,光子互连作为满足上述要求的解决方案,可提供高性能的片上互连。但是,由于光子互连没有缓冲,因此光子芯片上网络结构的设计和性能受到限制,因此必须设计光子网络体系结构来减轻这一限制。在本文中,我们提出了一种采用偏转路由的多通道光子网络片上体系结构,光数据包可以同时通过四个通道从处理器内核插入/弹出。仿真结果表明,与普通的片上光子网络相比,该网络架构的等待时间减少了60%,而光子网络架构仅消耗了相同规模的片上电子互连网络的7%功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号