首页> 外文会议>IEEE International High Level Design Validation and Test Workshop >Synthesizable SVA protocol checker generation methodology based on TDML and VCD file formats
【24h】

Synthesizable SVA protocol checker generation methodology based on TDML and VCD file formats

机译:基于TDML和VCD文件格式的可综合SVA协议检查程序方法

获取原文

摘要

System Verilog Assertions (SVA) is widely used by hardware designers and verification engineers to apply Assertion Based Verification (ABV) methodology on their hardware designs. However, the complexity in understanding different protocol standards in general and JEDEC memory protocol standards in specific imposes numerous difficulties on designers and verification engineers when translating design specifications into SVA. This motivated us to devise new techniques that can be used to automatically generate SVA for DDR memory protocols with no ambiguity when capturing design requirements from JEDEC standards. Moreover, the proposed assertions generation methods generate "synthesizable SVA", hence allowing hardware designers and verification engineers to use the generated assertions to check the functionality of their design implementation on hardware emulation platforms. The viability and the potential of our work are demonstrated with an Industrial case study using JEDEC LPDDR3 Memory Protocol Standard.
机译:系统的Verilog断言(SVA)被广泛使用的硬件设计师和验证工程师对他们的硬件设计,应用基于断言的验证(ABV)方法。然而,在具体的了解一般和JEDEC内存协议标准的不同协议标准的复杂性强加给设计师和翻译设计规范为SVA当验证工程师重重困难。这促使我们设计出可以捕获从JEDEC标准的设计要求时,可以使用自动生成的SVA DDR内存协议毫不含糊的新技术。此外,所提出的断言生成方法生成“合成的SVA”,因此允许硬件设计师和验证工程师使用生成的断言来检查硬件仿真平台的设计实现的功能。生存能力和我们工作的潜力被证明使用JEDEC的LPDDR3内存协议标准的工业案例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号