【24h】

Complexity Reduction for Multiview HEVC Codec Using FPGA

机译:使用FPGA的多视图HEVC编解码器的复杂性减少

获取原文
获取外文期刊封面目录资料

摘要

Due to the increasing quality and resolution of video content, especially 3D video, the computational complexity for its processing also significantly increases. One of the popular format, HEVC has extensions called Multiview HEVC (MV-HEVC) and 3D-HEVC with high amounts of data and high resolution that resulting in increased computational complexity. This study aims to reduce the computational complexity of MV-HEVC videos by implementing mode decision such as ECU, CFM, ESD, and deblocking filters which are tested on Linux-based PC platforms and the Xilinx All Programmable SoC platform. From the experimental results obtained the reduction in computational complexity can be seen from the comparison of encoding time, the Xilinx All Programmable SoC platform is able to obtain encoding times 35.85% that are faster than Linux-based PCs. For the quality of the video produced between the two the platform is not significant from the bitrate and PSNR values.
机译:由于视频内容的质量增加和分辨率,特别是3D视频,其处理的计算复杂性也显着增加。 HEVC的流行格式之一,HEVC具有称为MultiView HEVC(MV-HEVC)的扩展,3D-HEVC具有高量的数据和高分辨率,导致计算复杂性增加。本研究旨在通过实现在基于Linux的PC平台和Xilinx所有可编程SoC平台上测试的模式决策来降低MV-HEVC视频的计算复杂性。从实验结果可以从编码时间的比较可以看出计算复杂性的降低,Xilinx所有可编程SoC平台都能够获得比基于Linux的PC更快的编码时间35.85%。对于两者之间产生的视频的质量,平台与比特率和PSNR值不显着。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号