首页> 外文会议>ACM/SIGDA international symposium on field programmable gate arrays >Optimizing SDRAM Bandwidth for Custom FPGA Loop Accelerators
【24h】

Optimizing SDRAM Bandwidth for Custom FPGA Loop Accelerators

机译:优化定制FPGA环路加速器的SDRAM带宽

获取原文

摘要

Memory bandwidth is critical to achieving high performance in many FPGA applications. The bandwidth of SDRAM memories is, however, highly dependent upon the order in which addresses are presented on the SDRAM interface. We present an automated tool for constructing an application specific on-chip memory address sequencer which presents requests to the external memory with an ordering that optimizes off-chip memory bandwidth for fixed on-chip memory resource. Within a class of algorithms described by affine loop nests, this approach can be shown to reduce both the number of requests made to external memory and the overhead associated with those requests. Data presented shows a trade off between the use of on-chip resources and achievable off-chip memory bandwidth where a range of improvements from 3.6x to 4x gain in efficiency on the external memory interface can be gained at a cost of up to a 1.4x increase in the ALUTs dedicated to address generation circuits in an Altera Stratix III device.
机译:内存带宽对于在许多FPGA应用中实现高性能至关重要。然而,SDRAM存储器的带宽是高度依赖于在SDRAM接口上呈现地址的顺序。我们介绍了一种用于构建应用程序特定的片上存储器地址定序器的自动工具,该应用程序向外部存储器提供对外部存储器的要求,该命令优化用于固定的片上存储资源的片外存储器带宽。在仿射循环嵌套描述的一类算法中,可以示出该方法以减少对外部存储器的请求数量和与这些请求相关联的开销。提出的数据在芯片资源使用和可实现的片外存储器带宽之间进行了折衷,其中在外部存储器接口上的3.6倍到4x增益的一系列改进范围内可以以高达1.4的成本获得X增加到Altera Stratix III设备中的代表生成电路的ALUT增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号