首页> 外文会议>International Conference on High Performance Computing Simulation >An area-efficient hexagonal interconnection network for multi-core processors
【24h】

An area-efficient hexagonal interconnection network for multi-core processors

机译:用于多核处理器的区域有效的六边形互连网络

获取原文

摘要

With the rapid increase in the number of processor cores on a chip, packet-switching networks on chip (NoCs) have emerged as a promising paradigm for designing scalable communication infrastructures for future multi-core processors. The quest for high-performance networks, however, has led to very area-consuming and complex routers with marginal return in performance. On the other hand, studies show that real parallel applications generate traffic at a much lower rate than the offered rate at the cost of expensive and power-hungry buffers. This paper presents a low-cost hexagonal network design with only one buffer in each router. Efficient routing algorithms are proposed. Extensive simulation results with a 19-node network show that our network, in addition to its lower cost, provides low network latency under low to medium network load, which matches the communication requirement imposed by applications for multicore processors.
机译:随着芯片上的处理器核心数的快速增加,芯片上的分组交换网络(NOC)被出现为用于为未来多核处理器设计可扩展通信基础架构的有前途的范式。然而,探索高性能网络导致了非常面积的耗材和复杂的路由器,性能下的边际返回。另一方面,研究表明,真正的并行应用以低于所提供的速率的速率低得多的流量,以昂贵和令人掌的缓冲的缓冲区的成本。本文介绍了一个低成本的六边形网络设计,每个路由器只有一个缓冲区。提出了高效的路由算法。广泛的仿真结果,带有19节点网络的结果表明,我们的网络除了较低的成本外,在低至中等网络负载下提供低网络延迟,符合由多核处理器的应用所施加的通信要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号