首页> 外文会议>International Conference on High Performance Computing Simulation >Reconfigurable Network-on-chip design for heterogeneous multi-core system architecture
【24h】

Reconfigurable Network-on-chip design for heterogeneous multi-core system architecture

机译:用于异构多​​核系统架构的可重新配置网络的片上设计

获取原文

摘要

Due to the need to support concurrent executions of versatile applications, the system complexity, in terms of the number of cores, is drastically increased from tens to hundreds or thousands of cores. These complex systems usually contain heterogeneous cores or processing elements such as different processor cores, memories, and several Silicon Intellectual Properties (SIPs). Network-on-chip (NoC) was proposed to provide scalability and higher throughput for these heterogeneous multi-core systems. However, general designs of NoC infrastructures for multi-core systems usually lack the flexibility to support different processing requirements such as performance, power, reliability, and response time. It is helpful if designers can provide a reconfigurable NoC design so that these requirements can be supported more easily. In this work, we take an existing reconfigurable NoC for example and discuss related hardware and software issues. Some issues such as the reconfiguration time overhead must be considered in the design of a reconfigurable NoC such that it can be used for heterogeneous multi-core systems.
机译:由于需要支持多功能应用的并发执行,系统复杂性在核心数量方面,从数十到数百或数千核开始大幅增加。这些复杂系统通常包含异构芯或处理元件,例如不同的处理器核,存储器和几种硅智能性质(啜饮)。提出了线上(NOC),为这些异质多核系统提供可扩展性和更高的吞吐量。然而,NOC基础设施的多核系统的一般设计通常缺乏支持不同处理要求的灵活性,例如性能,功率,可靠性和响应时间。如果设计人员可以提供可重新配置的NOC设计,则会有用,以便更容易地支持这些要求。在这项工作中,我们拍摄了现有的可重构NOC,并讨论了相关的硬件和软件问题。必须考虑在可重新配置的NoC的设计中考虑重新配置开销等一些问题,使得它可以用于异构多​​核系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号