首页> 外文会议>IEEE International Symposium on parallel and distributed processing with applications >An Open-Source, Efficient, and Parameterizable Hardware Implementation of the AES Algorithm
【24h】

An Open-Source, Efficient, and Parameterizable Hardware Implementation of the AES Algorithm

机译:AES算法的开源,高效和可参数化的硬件实现

获取原文

摘要

Although the reliability and robustness of the AES protocol have been deeply proved through the years, recent research results and technology advancements are rising serious concerns about its solidity in the (quite near) future. In this context, we are proposing an extension of the AES algorithm in order to support longer encryption keys (thus increasing the security of the algorithm itself). In addition to this, we are proposing a set of parametric implementations of this novel extended protocols. These architectures can be optimized either to minimize the area usage or to maximize their performance. Experimental results show that, while the proposed implementations achieve a throughput higher than most of the state-of-the-art approaches and the highest value of the Performance/Area metric when working with 128-bit encryption keys, they can achieve a 84× throughput speed-up when compared to the approaches that can be found in literature working with 512-bit encryption keys.
机译:尽管AES协议的可靠性和稳健性已经深入证明多年,但最近的研究结果和技术进步正在严重关切其在(相当近的)未来的稳定性。 在这种情况下,我们提出了AES算法的扩展,以支持更长的加密密钥(因此增加了算法本身的安全性)。 除此之外,我们还提出了一系列新颖的扩展协议的参数实现。 这些架构可以优化以最小化面积使用或最大化其性能。 实验结果表明,虽然所提出的实现实现高于大多数最先进的方法的吞吐量,并且在使用128位加密键时,性能/区域度量的最高值,它们可以实现84× 与使用512位加密密钥的文献中可以找到的方法相比,吞吐量加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号