首页> 外文会议>Academic International Symposium on Optoelectronics and Microelectronics Technology >Hardware friendly motion estimation algorithm and VLSI architecture for H.264/AVC coding
【24h】

Hardware friendly motion estimation algorithm and VLSI architecture for H.264/AVC coding

机译:H.264 / AVC编码的硬件友好运动估计算法和VLSI架构

获取原文

摘要

A simple and hardware-oriented motion estimation algorithm based on a 5×5 square shaped search pattern is presented in this paper. High performance VLSI architecture for this algorithm is proposed to increase the coding efficiency. Compared with full search algorithm, the algorithm can speed up 91% coding time with 0.15 dB Peak Signal to Noise Ratio (PSNR) loss and 4% bit rate increase on average. The frequency of the architecture is 200MHz with the 189k logic gates in SIMC 0.18 μm CMOS technology. This architecture has higher performance with less hardware cost than other several architectures and can be applied to high definition H.264/AVC coding in real time.
机译:本文介绍了一种基于5×5平方形搜索模式的简单和硬件取向的运动估计算法。提出了该算法的高性能VLSI架构,以提高编码效率。与全搜索算法相比,该算法可以加速91%的编码时间,达到0.15dB峰值信号,噪声比(PSNR)损耗,平均增加4%的比特率增加。架构的频率是200MHz,SIMC0.18μmCMOS技术中的189K逻辑门。这种体系结构具有更高的性能,硬件成本低于其他若干架构,并且可以实时应用于高清晰度H.264 / AVC编码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号