首页> 外文会议>International Conference on Electrical, Electronics, Communication, Computer and Optimization Techniques >FPGA based hardware implementation of hybrid cryptographic algorithm for encryption and decryption
【24h】

FPGA based hardware implementation of hybrid cryptographic algorithm for encryption and decryption

机译:基于FPGA的混合加密算法的硬件实现加密和解密

获取原文

摘要

In this paper, a hybrid encryption algorithm is proposed. The RSA (Rivest Shamir Adleman) public-key standard has been used along with AES (Advanced Encryption Standard), a symmetric key algorithm, thereby reinforcing the RSA architecture as well as giving rise to a much more secure encryption algorithm. This hybrid design is implemented on Modelsim to obtain the simulation results and then synthesized using Xilinx ISE platform and targeted on a FPGA. In the proposed hybrid system, to provide extra security and to achieve much stronger encryption, the AES key is also encrypted using RSA algorithm along with the encryption of plaintext by AES. This virtually provides a double layer of the security perimeter. For the decryption, the RSA public key is used to decrypt the AES key and then using this key, the original plaintext message is obtained.
机译:本文提出了一种混合加密算法。 RSA(RIVEST Shamir Adleman)公共密钥标准已与AES(高级加密标准)一起使用,一种对称密钥算法,从而强化RSA架构以及引起更安全的加密算法。该混合设计在ModelSIM上实施以获得模拟结果,然后使用Xilinx ISE平台合成并针对FPGA。在提出的混合系统中,提供额外的安全性并实现更强大的加密,AES键也使用RSA算法加密,以及AES的加密。这实际上提供了安全周长的双层。对于解密,RSA公钥用于解密AES键,然后使用此键,获得原始明文消息。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号