首页> 外文会议>International Conference on Simulation and Modeling Methodologies,echnologies and Applications >Signature-based High-level Simulation of Microthreaded Many-core Architectures
【24h】

Signature-based High-level Simulation of Microthreaded Many-core Architectures

机译:基于签名的微型核心架构的高级仿真

获取原文

摘要

The simulation of fine-grained latency tolerance based on the dynamic state of the system in high-level simulation of many-core systems is a challenging simulation problem. We have introduced a high-level simulation technique for microthreaded many-core systems based on the assumption that the throughput of the program can always be one cycle per instruction as these systems have fine-grained latency tolerance. However, this assumption is not always true if there are insufficient threads in the pipeline and hence long latency operations are not tolerated. In this paper we introduce Signatures to classify low-level instructions in high-level categories and estimate the performance of basic blocks during the simulation based on the concurrent threads in the pipeline. The simulation of fine-grained latency tolerance improves accuracy in the high-level simulation of many-core systems.
机译:基于系统的高级模拟中系统动态状态的细粒度延迟差分的模拟是一个具有挑战性的模拟问题。 我们已经基于这些系统具有细粒度延迟容差的规定,基于假设程序吞吐量吞吐量吞吐量始终是一个周期的微观核心系统的高级仿真技术。 然而,如果管道中的线程不足,则该假设并不总是如此,因此不容忍长期操作。 在本文中,我们引入了签名,以在高级类别中对低级指令进行分类,并在基于管道中的并发线程在模拟期间估算基本块的性能。 细粒度延迟耐受性的仿真提高了许多核心系统的高级别模拟中的准确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号