【24h】

Fast Simulation of Systems Embedding VLIW Processors

机译:嵌入VLIW处理器的系统快速仿真

获取原文

摘要

Virtual prototyping of MPSoCs requires fast processor simulation models. Dynamic binary translation is an efficient technology for instruction set simulation, but as it is basically used for effortless code migration, it targets mostly general purpose processors. As many heterogeneous MPSoCs include VLIW processors, we propose and detail in this paper a strategy to perform dynamic binary translation of VLIW codes on scalar architectures for simulation purposes. Our simulation experiments show that it is a few orders of magnitude faster than direct instruction interpretation, although the translator includes no optimization.
机译:MPSoC的虚拟原型需要快速处理器仿真模型。动态二进制转换是一种有效的指令集仿真技术,但由于它基本上用于轻松代码迁移,它主要针对主要的通用处理器。由于许多异构MPSOC包括VLIW处理器,我们在本文中提出和详细说明了在标量架构上执行VLIW代码的动态二进制转换的策略。我们的仿真实验表明,虽然翻译员不包括优化,但它比直接指令解释更快的数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号