首页> 外文会议>SiGe, Ge, and Related Compounds: Materials, Processing, and Devices Symposium >High Efficiency Low Temperature Pre-epi Clean Method For Advanced Group IV Epi Processing
【24h】

High Efficiency Low Temperature Pre-epi Clean Method For Advanced Group IV Epi Processing

机译:高效率低温预界面清洁方法IV型EPI处理

获取原文

摘要

In the present paper we discuss an alternative pre-epi clean method, which is performed at a reduced temperature of 600°C, while maintaining SiO_2 removal efficiency of the conventional H_2 pre-epi bake at 800-900°C. It is essentially an ex-situ HF-dip followed by a GeH_4-enhanced Si etch that is performed in-situ in an epi reactor. The etch process lifts-off residual SiO_2 together with a very thin well controlled top layer of crystalline Si. An optimal combination of 1.5-1.6nm loss and O, C - free interface has been demonstrated on bare (100) Si wafers. Defect-free substrate-epi interface was verified by photoluminescence study. The amount of removed Si was found to depend on crystal orientation of exposed Si surface, (110) Si being etched ~3x faster than (100) Si. Therefore the method needs to be carefully optimized for devices with various surfaces exposed simultaneously.
机译:在本文中,我们讨论了一种替代的预换页综合清洁方法,其在600℃的降低的温度下进行,同时在800-900℃下保持常规H_2预换页烘烤的SiO_2去除效率。它基本上是一个原位HF-DIP,然后是GEH_4-增强的SI蚀刻,其在EPI反应器中在原位上进行。蚀刻工艺将残留的SiO_2升压,以及非常薄的晶体阱的晶体Si。在裸(100)Si晶圆上已经演示了1.5-1.6nm损耗和O,无C界面的最佳组合。通过光致发光研究验证了无缺陷的底物界面。发现除去的Si的量取决于暴露的Si表面的晶体取向,(110)Si被蚀刻〜3x比(100)Si快。因此,需要针对具有同时暴露的各种表面的装置仔细优化该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号