首页> 外文会议>International Symposium on Bioelectronics and Bioinformatics >Low-power design towards implantable neural signal processor- energy efficiency analysis for near-threshold voltage circuits design
【24h】

Low-power design towards implantable neural signal processor- energy efficiency analysis for near-threshold voltage circuits design

机译:近阈值电路电路设计的植入神经信号处理器 - 能效分析的低功耗设计

获取原文

摘要

In this paper, we review state-of-the-art low-voltage fault-tolerable logic techniques that are promising for medical implants. The paper also proposes a method to get the efficiency comparasion of computationnal time delay, power consumption, enrgy efficiency and progress variation of logic gates such as static, transmission gate, DCVSL, dynamic and pesudo in different temperature, time and variations so that the researchers can have a design reference for ultra low-power digital blocks of the implantable systems.
机译:在本文中,我们审查了对医疗植入物有前途的最先进的低压容易耐受逻辑技术。本文还提出了一种方法,以获得计算的效率比较计算的时间延迟,功耗,租借效率和逻辑门的进度变化,如静态,传输门,DCVSL,动态和Pesudo,时间和变化,使得研究人员可以对可植入系统的超低功耗数字块设计参考。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号