首页> 外文会议>IEEE Workshop on Signal Processing System >Automatic synthesis of TTA processor networks from RVC-CAL dataflow programs
【24h】

Automatic synthesis of TTA processor networks from RVC-CAL dataflow programs

机译:自动综合RVC-CAL DataFlow程序的TTA处理器网络

获取原文

摘要

The RVC-CAL dataflow language has recently become standardized through its use as the official language of Recon-figurable Video Coding (RVC), a recent standard by MPEG. The tools developed for RVC-CAL have enabled the transformation of RVC-CAL dataflow programs into C language and VHDL (among others), enabling implementations for instruction processors and HDL synthesis. This paper introduces new tools that enable automatic creation of heterogeneous multiprocessor networks out of RVC-CAL dataflow programs. Each processor in the network performs the functionality of one RVC-CAL actor. The processors are of the Transport Triggered Architecture (TTA) type, for which a complete co-design toolset exists. The existing tools enable customizing the processors according to the requirements of individual dataflow actors. The functionality of the tool chain has been demonstrated by synthesizing an MPEG-4 Simple Profile video decoder to an FPGA. This particular decoder is automatically realized into 21 tiny, heterogeneous processors.
机译:RVC-CAL DataFlow语言最近通过其用作重型测定视频编码(RVC)的官方语言来标准化,最近由MPEG的标准。为RVC-CAR开发的工具使RVC-CAL DataFlow程序的转换为C语言和VHDL(等),从而实现了指令处理器和HDL合成的实现。本文介绍了启用RVC-CAL DataFlow程序外自动创建异构多处理器网络的新工具。网络中的每个处理器执行一个RVC-CAL Actor的功能。处理器是传输触发架构(TTA)类型,其中存在完整的共设计工具集。现有工具可以根据各个数据流播放器的要求自定义处理器。通过将MPEG-4简单的简档视频解码器合成到FPGA,已经证明了刀具链的功能。该特定解码器自动实现为21个小异构的处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号