首页> 外文会议>WSEAS International Conference on Microelectronics, Nanoelectronics and Optoelectronics >Routing Congestion Removing Of CMOL FPGA Circuits By A Recursive Method
【24h】

Routing Congestion Removing Of CMOL FPGA Circuits By A Recursive Method

机译:通过递归方法路由拆除CMOL FPGA电路的拥塞

获取原文

摘要

In this paper we have proposed a recursive method for removing the routing congestion in CMOL FPGA circuits where CMOLCAD tool cannot route them successfully. CMOL FPGA architecture, with T basic cells and a latch cell per tile, uses K basic cells (predefined by user) and a latch cell for logic implementation and (T-K) cells for routing. When the circuit encountered congestion, CMOLCAD tool decreases K to route the circuit. This is a drawback for CMOLCAD tool that cannot route the circuit with predefined K. In proposed method, we keep and rank the placement solutions in some of the last iterations of placement algorithm, according to the cost and use them for routing the circuits with more options. If the routing on the highest priority placement solution has failed, this solution will be removed from ranking and another placement solution will be used according to the ranking. This procedure will be continued until circuit routed without congestion by predefined K. The results show that we can remove 9.7% of congestions by applying the proposed method beside CMOLCAD.
机译:在本文中,我们提出了一种递归方法,用于在CMOL FPGA电路中删除CUMOL FPGA电路中的路由拥塞,其中CMOLCAD工具不能成功地路由。 CMOL FPGA架构与T基本单元和每个图块的锁存单元使用K基本单元(预定义)和用于路由的逻辑实现和(T-K)单元的锁存单元。当电路遇到拥塞时,CMOLCAD工具会减少k以将电路路由电路。这是CMOLCAD工具的缺点,它不能将电路与预定义K路由。在提出的方法中,我们保留并在放置算法的一些最后一次迭代中进行放置解决方案,根据成本并使用它们以便更多地路由电路。选项。如果最高优先级放置解决方案的路由失败,则此解决方案将从排序中删除,并根据排名使用另一个放置解决方案。将继续该过程直到通过预定义的K通布的电路路由。结果表明我们可以通过在CMOLCAD旁边应用所提出的方法去除9.7%的拥塞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号