首页> 外文会议>IEEE International Conference on Internet Multimedia Services Architecture and Applications >A new hardware architecture for H.264 intra prediction frame processing
【24h】

A new hardware architecture for H.264 intra prediction frame processing

机译:用于H.264帧内预测帧处理的新硬件架构

获取原文

摘要

This paper presents a hardware architecture for H.264 intra prediction frame processing. This design reuse some modules according to the common parts of luma 16×16 prediction and chroma 8×8 prediction in architecture and algorithm. Thereby reduces the area of chip and cost, and enhances its market competition. The parallel pipeline is also adopted to enhance the encode efficiency. The top-down design method is adopted in this design. In the beginning the system architecture and C model are designed. Then we implemented the architecture by Verilog HDL. After the ASIC synthesis, which is based on Chartered 0.13μm technology library, it can run 1080P@30 under the clock frequency 102M with 386.46K logic gates. The result of simulation and synthesis show that the timing and area requirement of design are both capable for 1080P@30fps HD applications.
机译:本文介绍了H.264帧内预测帧处理的硬件架构。该设计根据鲁卡16×16预测和色度8×8预测的架构和算法的预测来重用一些模块。从而减少了芯片和成本的领域,增强了其市场竞争。还采用了并行管道来增强编码效率。本设计采用自上而下的设计方法。在开始,系统体系结构和C型号设计。然后我们通过Verilog HDL实现了架构。 ASIC合成基于特许的0.13μm技术库之后,它可以在时钟频率102M下运行1080p @ 30,具有386.46k逻辑门。仿真和合成的结果表明,设计的时序和面积要求都有1080p @ 30fps高清应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号