首页> 外文会议>International Conference on Availability, Reliability, and Security >A Micro-FT-UART for Safety-Critical SoC-Based Applications
【24h】

A Micro-FT-UART for Safety-Critical SoC-Based Applications

机译:用于安全关键基于SoC的应用的微型FT-UART

获取原文

摘要

This paper presents the design of a fault-tolerant universal asynchronous receiver transmitter (UART) called micro-FT-UART for safety-critical SoC-based applications. This UART exploits advantages of three fault-tolerant techniques to tolerate soft errors. The three techniques are triple modular redundancy (TMR), Hamming code and a new technique called correction by parity storing (CPS). An VHDL model of a micro-UART is simulated by the ModelSim v.6.0 and synthesized by the Synopsys Design Compiler v.X-2005.09-SP2. About 1000 single-bit errors and 1000 multiple-bit errors are injected into different parts of the micro-UART to find out the error sensitivity of each specific part. Considering tradeoff between reliability and power consumption, an optimum fault-tolerant technique is assigned to each part to design the micro-FT-UART. This UART corrects all single-bit errors and on average 24% of multiple-bit errors with about 81% power consumption overhead and 152% area overhead.
机译:本文介绍了一种可容错的通用异步接收器发送器(UART)的设计,称为Micro-FT-UART,用于安全关键基于SOC的应用程序。这款UART利用了三种容错技术的优点来容忍软错误。这三种技术是三重模块化冗余(TMR),汉明码和奇偶校验存储(CPS)称为校正的新技术。 ModeiM V.6.0模拟Micro-UART的VHDL模型,并由Synopsys设计编译器V.x-2005.09-SP2合成。大约1000个单位错误和1000个多位错误被注入微UART的不同部分,以找出每个特定部分的误差灵敏度。考虑到可靠性和功耗之间的折衷,为每个部件分配了最佳容错技术以设计微型FT-UART。这款UART校正了所有单位错误,平均24%的多点误差,功耗开销约81%,面积为152%的开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号