首页> 外文会议>International Conference on Solid-State and Integrated-Circuit Technology >A Floorplanning Algorithm For Block Placement In SoC Design
【24h】

A Floorplanning Algorithm For Block Placement In SoC Design

机译:SoC设计中块放置的平面算法

获取原文

摘要

With the dramatic increase in size and complexity of systems on chip (SoC), there might be as much as hundreds of macro blocks and millions of standard cells integrated into a single chip. To facilitate signal routing and P/G network construction, one approach is to place macros around the boundary of chip and the remainder is used for arrangement of standard cells. To deal with such kind of placement, we propose an algorithm based on simulated annealing using B*-tree. The proposed algorithm guarantees a feasible solution through perturbation of B*-tree and the experimental results prove it very efficient.
机译:随着芯片上系统的大小和复杂性的显着提高,可能存在数百块宏块以及数百万标准电池集成到单个芯片中。为了便于信号路由和P / G网络构造,一种方法是将宏放置在芯片边界周围,其余用于布置标准电池。要处理这种展示位置,我们提出了一种使用B * -Tree的模拟退火的算法。所提出的算法通过B * -tree的扰动保证可行的解决方案,实验结果证明了它非常有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号